

# CMOS Single Chip 8-bit MCU with 12-bit ADC Comparator and PWM controlling Dead-band For Small Home Appliance

Datasheet Version 1.01

## **Features**

## Core

 8-bit CISC CM8051-S core (8051 Compatible, 1 clocks per cycle)

## 8 Kbytes On-Chip FLASH

- Endurance : 10,000 times (Sector 0~247)
   50,000 timers (Sector 248~255)
- Retention: 10 years
- In-System Programming (ISP)

## 256 bytes IRAM / 256 bytes XRAM

## General Purpose I/O (GPIO)

Normal I/O: 18 Port
 ( P0[7:0], P1[5:0], P2[3:0] )

#### Timer/Counter

- 8-bit Timer x 1-ch (T0)
- 16-bit Timer x 2-ch (T1, T2)

## Programmable Pulse Generation

- Pulse generation (by T1/T2)
- 16-bit PWM with inverters and Dead-band control x 1ch (by T1)

## Comparator

- Selectable internal reference Comparator.
- External (CMN0, CMN1)
- Internal (1.6V, 2.2V)

## Watchdog Timer (WDT)

- 8-bit x 1-ch
- RCWDT with LFO

## **USART**

• 8-bit× 1-ch

### I<sub>2</sub>C

• 8-bit× 1-ch

#### 12-bit A/D Converter

• 10 Input channels

#### Power Down Mode

· IDLE, STOP mode

## Sub-Active mode

System used by internal 128kHz Ring oscillator (LFO/2)

## Power On Reset

• Reset release level (1.4V)

## Low Voltage Reset

• 1 level detect (1.75)

## Low Voltage Indicator

• 4 level detect (2.40/ 2.90/ 3.90/ 4.20V)

## Interrupt Sources

- External Interrupts
- (EINT0~2, EINT10, EINT11, EINT12) (4)
- Timer(0/1/2) (3)
- WDT (1)
- LVI (1)
- USART (2)
- I2C (1)
- ADC (1)
- BIT (1)
- CRC (1)
- Comparator (1)



# CMOS Single Chip 8-bit MCU with 12-bit ADC Comparator and PWM controlling Dead-band For Small Home Appliance

Datasheet Version 1.01

## Internal Oscillator

- Internal High Frequency Oscillator : 32MHz TYP ±1.5% (TA= 25°C)
- Internal Low Frequency Oscillator:
   256kHz ±10% (TA= -40~+85°C,
   Normal/IDLE)
   168kHz ±15% (TA= +25°C, STOP)
   168kHz ±20% (TA= -40~+85°C, STOP)

# Operating Voltage and Frequency

• 1MHz ~ 16MHz

Internal Clock : TA= -40~+85°C, VDD=2.0V

~ 5.5V

External Crystal: TA= -40~+85°C,

VDD=2.7V ~ 5.5V

## Oscillator Type

0.4~16 MHz Crystal or Ceramic for main clock

## Minimum Instruction Execution Time

• 62.5ns (@16MHz main clock)

# Operating temperature

- Commercial grade (-40°C to +85°C)
- Industrial grade (-40°C to +105°C)

## Package Type

- 20-SOP
- 20-TSSOP
- 16-SOPN

## Product selection table

Table 1. Device Summary

| Part Number | Flash | XRAM      | IRAM      | ADC 12-bit | Comparator | PWM<br>(Dead-band) | Int.<br>Low Freq.<br>OSC | Package  |
|-------------|-------|-----------|-----------|------------|------------|--------------------|--------------------------|----------|
| A94B114FR   | 8KB   | 256 bytes | 256 bytes | 10         | 1          | 16-bit x1          | 256kHz ±10%              | 20 TSSOP |
| A94B114FD   | 8KB   | 256 bytes | 256 bytes | 10         | 1          | 16-bit x1          | 256kHz ±10%              | 20 SOP   |
| A94B114AE   | 8KB   | 256 bytes | 256 bytes | 8          | 1          | 16-bit x1          | 256kHz ±10%              | 16 SOPN  |



# **Contents**

| F  | eatures   |                               | 1  |
|----|-----------|-------------------------------|----|
| Pi | oduct sel | ection table                  | 2  |
| 1  | Descripti | on                            | 10 |
|    | 1.1       | Device overview               | 10 |
|    | 1.2       | A94B114 block diagram         | 12 |
| 2  | Pinouts a | and pin description           | 13 |
|    | 2.1       | Pinouts                       |    |
|    | 2.2       | Pin description               | 15 |
| 3  | Port stru | ctures                        | 18 |
| 4  | Memory    | organization                  | 20 |
|    | 4.1       | Program memory                |    |
|    | 4.2       | Data memory                   |    |
|    | 4.3       | External data memory          |    |
|    | 4.4       | SFR map                       |    |
|    | 4.4.1     | SFR map summary               |    |
|    |           | SFR map                       |    |
| 5  |           |                               |    |
| Ŭ  | 5.1       | P0 port                       |    |
|    | _         | P0 port description           |    |
|    | 5.2       | P1 port                       |    |
|    | 5.2.1     | P1 port description           |    |
|    | 5.3       | P2 port                       |    |
|    |           | P2 port description           |    |
| 6  |           | controller                    |    |
| U  | 6.1       | Block diagram                 |    |
|    | 6.2       | Interrupt vector table        |    |
| 7  | -         | nerator                       |    |
| ′  | 7.1       | Clock generator block diagram |    |
| 0  |           | erval timer                   |    |
| 0  | 8.1       | BIT block diagram             |    |
| 0  |           | •                             |    |
| Э  | 9.1       | g timer                       |    |
| 40 | • • •     | •                             |    |
| 10 | 10 1      | 1/2                           |    |
|    |           |                               | 40 |
|    |           | Timer 0 block diagram         |    |
|    | 10.2      | Timer 1                       |    |
|    |           | 16-bit timer 1 block diagram  |    |
|    | 10.3      | Timer 2                       |    |
|    |           | 16-bit timer 2 block diagram  |    |
| 11 |           | OC                            |    |
|    | 11.1      | Block diagram                 |    |
| 12 | •         | ator                          |    |
|    | 12.1      | Comparator block diagram      | 46 |
| 13 | BUSART    | 47                            |    |
|    | 13.1      | Block diagram                 | 48 |
| 14 | 112C      | 49                            |    |
|    | 14.1      | Block diagram                 | 49 |



| 15CRC         | 50                                                          |     |
|---------------|-------------------------------------------------------------|-----|
| 15.1          | Block diagram                                               | 50  |
| 16 Power do   | own operation                                               | .51 |
| 16.1          | Peripheral operation in IDLE/ STOP mode                     | .51 |
| 17Reset       | 52                                                          |     |
| 17.1          | Reset block diagram                                         | .52 |
| 18 Memory     | programming                                                 | .53 |
| 18.1          | Memory map                                                  | .53 |
|               | Flash memory map                                            |     |
| 19 Electrical | characteristics                                             | .55 |
| 19.1          | Absolute maximum ratings                                    |     |
| 19.2          | Recommended operating conditions                            | .56 |
| 19.3          | Low Drop-out Characteristics                                | .56 |
| 19.4          | A/D converter characteristics                               |     |
| 19.5          | Low voltage reset and low voltage indicator characteristics | .58 |
| 19.6          | Power on reset characteristics                              |     |
| 19.7          | High internal RC oscillator characteristics                 |     |
| 19.8          | Low internal RC oscillator characteristics                  |     |
| 19.9          | DC characteristics                                          | .60 |
| 19.10         | AC characteristics                                          | .61 |
| 19.11         | USART characteristics                                       | 62  |
| 19.12         | SPI characteristics                                         | 63  |
| 19.13         | UART characteristics                                        | 64  |
| 19.14         | I2C characteristics                                         | 65  |
| 19.15         | Data retention voltage in stop mode                         |     |
| 19.16         | Internal flash ROM characteristics                          | 67  |
| 19.16.        | Configure Option Control                                    | 67  |
| 19.17         | Input/output capacitance                                    | 67  |
| 19.18         | Main clock oscillator characteristics                       |     |
| 19.19         | Main oscillation stabilization characteristics              | 69  |
| 19.20         | Operating voltage range                                     | .70 |
| 19.21         | Recommended circuit and layout                              |     |
| 19.22         | Typical characteristics                                     | .71 |
| 20 Developr   | nent tools                                                  | .73 |
| 20.1          | Compiler                                                    |     |
| 20.2          | OCD (On-chip debugger) emulator and debugger                | .73 |
| 20.3          | Programmers                                                 | .74 |
|               | E-PGM+                                                      |     |
| 20.3.2        | PGMPlusLC2                                                  | .75 |
| 20.3.3        | Gang programmer                                             | .76 |
| 20.4          | Circuit Design Guide                                        | .77 |
| 20.5          | On-chip debug system                                        |     |
| 20.5.1        | Two-pin external interface                                  | .79 |
| 21 Package    | information                                                 | .83 |
| 21.1          | 20 TSSOP package information                                |     |
| 21.2          | 20 SOP package information                                  |     |
| 21.3          | 16 SOPN package information                                 |     |
| •             | information                                                 |     |
|               |                                                             |     |
| Instructio    | n table                                                     | 90  |



Contents A94B114 Datasheet

Revision history .......95



# List of figures

| FIGURE 1. A94B114 BLOCK DIAGRAM                                    | 12 |
|--------------------------------------------------------------------|----|
| FIGURE 2. A94B114 20TSSOP PIN ASSIGNMENT                           | 13 |
| FIGURE 3. A94B114FD 20SOP PIN ASSIGNMENT                           | 13 |
| FIGURE 4. A94B114 16SOPN PIN ASSIGNMENT                            | 14 |
| FIGURE 5. GENERAL PURPOSE I/O PORT                                 | 18 |
| figure 6. external interrupt I/O port                              | 19 |
| FIGURE 7. PROGRAM MEMORY MAP                                       | 21 |
| figure 8. data memory map                                          | 22 |
| FIGURE 9. LOWER 128BYTES OF RAM                                    | 23 |
| Figure 10. XDATA memory area                                       | 24 |
| FIGURE 11. INTERRUPT PRIORITY LEVEL                                | 33 |
| FIGURE 12. INTERRUPT CONTROLLER BLOCK DIAGRAM                      | 34 |
| FIGURE 13. CLOCK GENERATOR BLOCK DIAGRAM                           | 37 |
| FIGURE 14. BASIC INTERVAL TIMER BLOCK DIAGRAM                      | 38 |
| Figure 15. Watch dog timer block diagram                           | 39 |
| FIGURE 16. 8-BIT TIMER 0 BLOCK DIAGRAM                             | 41 |
| FIGURE 17. 16-BIT TIMER 1 BLOCK DIAGRAM                            | 42 |
| FIGURE 18. 16-BIT TIMER 2 BLOCK DIAGRAM                            | 43 |
| FIGURE 19. 12-BIT ADC BLOCK DIAGRAM                                | 45 |
| figure 20. A/D analog input pin with a capacitor                   | 45 |
| FIGURE 21. COMPARATOR BLOCK DIAGRAM                                | 46 |
| FIGURE 22. USART BLOCK DIAGRAM                                     | 48 |
| FIGURE 23. I2C BLOCK DIAGRAM                                       | 49 |
| FIGURE 24. CRC BLOCK DIAGRAM                                       | 50 |
| FIGURE 25. RESET BLOCK DIAGRAM                                     | 52 |
| FIGURE 26. FLASH MEMORY MAP                                        | 53 |
| FIGURE 27. ADDRESS CONFIGURATION OF FLASH MEMORY                   | 54 |
| FIGURE 28. AC TIMING                                               | 61 |
| Figure 29. Waveform for usart timing characteristics               | 62 |
| FIGURE 30. TIMING WAVEFORM FOR THE USART MODULE                    | 62 |
| FIGURE 31. SPI TIMING                                              | 63 |
| Figure 32. Waveform for uart timing characteristics                | 64 |
| FIGURE 33. TIMING WAVEFORM FOR THE UART MODULE                     | 64 |
| FIGURE 34. I2C TIMING                                              | 65 |
| figure 35. Stop mode release timing when initiated by an interrupt | 66 |
| figure 36. Stop mode release timing when initiated by resetb       | 66 |
| FIGURE 37. MAIN CLOCK OSCILLATOR CHARACTERISTICS                   | 68 |



A94B114 Datasheet List of figures

| figure 38. external clock                              | 68 |
|--------------------------------------------------------|----|
| Figure 39. Clock timing measurement at XIN             | 69 |
| figure 40. Operating voltage range                     | 70 |
| FIGURE 41. RECOMMENDED VOLTAGE RANGE                   | 70 |
| FIGURE 42. RUN (IDD1) CURRENT                          | 71 |
| FIGURE 43. IDLE (IDD2) CURRENT                         | 71 |
| FIGURE 44. STOP (IDD5) CURRENT                         | 72 |
| FIGURE 45. DEBUGGER (OCD1/OCD2) AND PINOUTS            | 74 |
| FIGURE 46. E-PGM+ (SINGLE WRITER) AND PINOUTS          | 74 |
| FIGURE 47. PGMPLUSLC WRITER                            | 75 |
| FIGURE 48. GANG PROGRAMMER                             | 76 |
| FIGURE 49. PCB DESIGN GUIDE FOR ON-BOARD PROGRAMMING   | 77 |
| Figure 50. On-chip debugging system in block diagram   | 78 |
| figure 51. 10-bit transmission packet                  | 79 |
| FIGURE 52. DATA TRANSFER ON TWIN BUS                   | 80 |
| FIGURE 53. BIT TRANSFER ON SERIAL BUS                  | 80 |
| FIGURE 54. START AND STOP CONDITION                    | 80 |
| figure 55. Acknowledge on Serial Bus                   | 81 |
| figure 56. Clock synchronization during wait procedure | 81 |
| FIGURE 57. CONNECTION OF TRANSMISSION                  | 82 |
| figure 58. 20 tssop package outline                    | 83 |
| figure 59. 20 sop package outline                      | 85 |
| figure 60. 16 sopn package outline                     | 87 |
| FIGURE 61. A94B114 DEVICE NUMBERING NOMENCLATURE       | 89 |



# List of tables

| TABLE 1. DEVICE SUMMARY                                           | 2  |
|-------------------------------------------------------------------|----|
| TABLE 2. A94B114 DEVICE FEATURES AND PERIPHERAL COUNTS            | 10 |
| TABLE 3. NORMAL PIN DESCRIPTION                                   | 15 |
| TABLE 4. NORMAL PIN DESCRIPTION (CONTINUED)                       | 16 |
| TABLE 5. NORMAL PIN DESCRIPTION (CONTINUED)                       | 17 |
| TABLE 6. SFR MAP SUMMARY                                          |    |
| TABLE 7. XSFR MAP SUMMARY                                         | 25 |
| TABLE 8. SFR MAP                                                  | 26 |
| TABLE 9. XSFR MAP                                                 | 30 |
| TABLE 10. INTERRUPT VECTOR ADDRESS TABLE                          | 35 |
| TABLE 11. TIMER 0 OPERATING MODE                                  | 40 |
| TABLE 12. TIMER 1 OPERATING MODES                                 | 41 |
| TABLE 13. TIMER 2 OPERATING MODES                                 | 43 |
| TABLE 14. CRC MODES                                               | 50 |
| TABLE 15. PERIPHERAL OPERATION STATUS DURING POWER DOWN MODE      | 51 |
| TABLE 16. HARDWARE SETTING VALUES IN RESET STATE                  | 52 |
| TABLE 17. ABSOLUTE MAXIMUM RATINGS                                |    |
| TABLE 18. RECOMMENDED OPERATING CONDITIONS                        | 56 |
| TABLE 19. LOW DROP-OUT CHARACTERISTICS                            | 56 |
| TABLE 20. A/D CONVERTER CHARACTERISTICS                           | 57 |
| TABLE 21. LVR AND LVI CHARACTERISTICS                             | 58 |
| TABLE 22. POWER-ON RESET CHARACTERISTICS                          | 58 |
| TABLE 23. HIGH INTERNAL RC OSCILLATOR CHARACTERISTICS             | 59 |
| TABLE 24. RING-OSCILLATOR CHARACTERISTICS                         | 59 |
| TABLE 25. DC CHARACTERISTICS                                      | 60 |
| TABLE 26. AC CHARACTERISTICS                                      | 61 |
| TABLE 27. USART CHARACTERISTICS                                   | 62 |
| TABLE 28. SPI CHARACTERISTICS                                     | 63 |
| TABLE 29. UART CHARACTERISTICS                                    | 64 |
| TABLE 30. I2C0/1 CHARACTERISTICS                                  | 65 |
| TABLE 31. DATA RETENTION VOLTAGE IN STOP MODE                     | 66 |
| TABLE 32. INTERNAL FLASH ROM CHARACTERISTICS                      | 67 |
| TABLE 33. INTERNAL FLASH ROM CHARACTERISTICS (SECTORS 248 TO 255) | 67 |
| TABLE 34. INPUT / OUTPUT CAPACITANCE                              | 67 |
| TABLE 35. MAIN CLOCK OSCILLATOR CHARACTERISTICS                   | 68 |
| TABLE 36. MAIN OSCILLATION STABILIZATION CHARACTERISTICS          | 69 |
| TABLE 37. OCD FEATURES                                            | 78 |
|                                                                   |    |



A94B114 Datasheet List of tables

| table 38. 20 tssop package mechanical data    | . 84 |
|-----------------------------------------------|------|
| Table 39. 20 sop package mechanical data      | . 86 |
| Table 40. 16 Sopn Package Mechanical Data     | . 88 |
| TABLE 41. A94B114 DEVICE ORDERING INFORMATION | . 89 |
| TARLE 42 INSTRUCTION TARLE                    | 90   |



1. Description A94B114 Datasheet

# 1 Description

A94B114 is an advanced CMOS 8-bit microcontroller with 8Kbytes of FLASH. This is a powerful microcontroller which provides a highly flexible and cost effective solution to many embedded control applications.

## 1.1 Device overview

In this section, features of A94B114 and peripheral counts are introduced.

Table 2. A94B114 Device Features and Peripheral Counts

| Peripherals                   |                  | Description                                                   |  |  |
|-------------------------------|------------------|---------------------------------------------------------------|--|--|
| Core                          | CPU              | 8-bit CISC CM8051-S core (8051 Compatible, 1 clock per cycle) |  |  |
|                               | Interrupt        | Up to 16 peripheral interrupts supported.                     |  |  |
|                               |                  | <ul> <li>EINT0 to 2, EINT10, EINT11, EINT12 (4)</li> </ul>    |  |  |
|                               |                  | • TIMER (0/1/2) (3)                                           |  |  |
|                               |                  | • WDT (1)                                                     |  |  |
|                               |                  | • LVI (1)                                                     |  |  |
|                               |                  | • BIT (1)                                                     |  |  |
|                               |                  | USART Rx/Tx (2)                                               |  |  |
|                               |                  | • I2C (1)                                                     |  |  |
|                               |                  | • ADC (1)                                                     |  |  |
|                               |                  | • CRC (1)                                                     |  |  |
|                               |                  | COMPARATOR (1)                                                |  |  |
| Memory                        | ROM (FLASH)      | 8Kbytes FLASH with self-read and write capability             |  |  |
|                               | capacity         | In-system programming (ISP)                                   |  |  |
|                               |                  | Retention : 10 years                                          |  |  |
|                               |                  | <ul> <li>Endurance: 10,000times (Sector 0~247)</li> </ul>     |  |  |
|                               |                  | 50,000times (Sector 248~255)                                  |  |  |
|                               | IRAM             | 256Bytes                                                      |  |  |
|                               | XRAM             | 256Bytes                                                      |  |  |
| Programmable                  | pulse generation | Pulse generation (by T1/T2)                                   |  |  |
|                               |                  | 16-bit PWM with inverters and Dead-band control (by           |  |  |
|                               |                  | T1)                                                           |  |  |
| Minimum instruction execution |                  | • 62 Eng (@ 16MHz main clock)                                 |  |  |
| time                          |                  | 62.5ns (@ 16MHz main clock)                                   |  |  |
| Power down m                  | node             | STOP mode                                                     |  |  |
|                               |                  | IDLE mode                                                     |  |  |
| General Purpo                 | se I/O (GPIO)    | Normal I/O: 18ports                                           |  |  |



A94B114 Datasheet 1. Description

Table 1. A94B114 Device Features and Peripheral Counts (continued)

| Peripherals         |                | Description                                                                |
|---------------------|----------------|----------------------------------------------------------------------------|
| Reset               | Power on reset | Reset release level: 1.4V                                                  |
|                     | Low voltage    | 1 levels detect                                                            |
|                     | reset          | • 1.75V                                                                    |
| Low voltage indica  | ator           | 4 levels detect                                                            |
|                     |                | • 2.40/2.90/3.90/4.20V                                                     |
| Timer/counter       |                | Basic interval timer (BIT) 8-bit x 1-ch.                                   |
|                     |                | Watchdog timer (WDT) 8-bit x 1-ch.                                         |
|                     |                | 8-bit x 1-ch (T0), 16-bit x 2-ch (T1/T2)                                   |
| Comparator          |                | Selectable internal reference Comparator                                   |
|                     |                | External (CMN0, CMN1)                                                      |
|                     |                | Internal (1.6V, 2.2V)                                                      |
| Communication       | USART          | 8-bit USART x 1-ch or 8-bit SPI x 1-ch                                     |
| function            |                | 0% error baud rate                                                         |
|                     | I2C            | • 8-bit I2C x 1-ch                                                         |
| 12-bit A/D convert  | er             | 10 input channels                                                          |
| Oscillator type     |                | 0.4MHz to 16MHz crystal or ceramic for main clock                          |
|                     |                | • HFO 32MHz ±1.5% (T <sub>A</sub> =+25°C)                                  |
|                     |                | ◆ LFO 256KHz ±10%(T <sub>A</sub> = -40~ +85°C@Normal/IDLE                  |
| Internal RC oscilla | ator.          | Mode)                                                                      |
| Internal RC Oscilla | iloi           | LFO 168KHz ±15%(T <sub>A</sub> = +25°C @STOP Mode)                         |
|                     |                | <ul> <li>LFO 168KHz ±20%(T<sub>A</sub>= -40 ~ +85°C @STOP Mode)</li> </ul> |
|                     |                | <ul> <li>Watchdog Timer RC Oscillator(LFO/2 = 128KHz)</li> </ul>           |
| Operating vol       | tage and       | 2.7V to 5.5V @ 0.4MHz to 16MHz with crystal                                |
| frequency           |                | 2.0V to 5.5V @ 1MHz to 16MHz with internal RC                              |
| Operating tempera   | ature          | -40°C to +85°C                                                             |
|                     |                | Pb-free packages                                                           |
| Package             |                | • 20 SOP, 20 TSSOP                                                         |
|                     |                | • 16 SOPN                                                                  |



1. Description A94B114 Datasheet

## 1.2 A94B114 block diagram

In this section, A94B114 device with peripherals is described in a block diagram.



Figure 1. A94B114 Block Diagram



# 2 Pinouts and pin description

In this chapter, A94B114 device pinouts and pin descriptions are introduced.

## 2.1 Pinouts



Figure 2. A94B114 20TSSOP Pin Assignment



Figure 3. A94B114FD 20SOP Pin Assignment





Figure 4. A94B114 16SOPN Pin Assignment

# 2.2 Pin description

Table 3. Normal Pin Description

| Pin no. |        | PIN Name | I/O <sup>(1)</sup> | Description                      | Remark  |
|---------|--------|----------|--------------------|----------------------------------|---------|
| 20-pin  | 16-pin |          |                    |                                  |         |
| 19      | 15     | P00*     | IOUS               | Port 0 bit 0 Input/output        |         |
|         |        | AN0      | IA                 | ADC input ch-0                   |         |
|         |        | SS       | Ю                  | USART slave select signal        |         |
|         |        | DSDA     | IOU                | OCD debugger data input/output   | Pull-up |
| 18      | 14     | P01*     | IOUS               | Port 0 bit 1 Input/output        |         |
|         |        | AN1      | IA                 | ADC input ch-1                   |         |
|         |        | XCK      | Ю                  | USART clock signal               |         |
|         |        | DSCL     | IOU                | OCD debugger clock               | Pull-up |
| 17      | 13     | P02*     | IOUS               | Port 0 bit 2 Input/output        |         |
|         |        | AN2      | IA                 | ADC input ch-2                   |         |
|         |        | EINT0    | 1                  | External interrupt input ch-0    |         |
| 14      | 12     | P03*     | IOUS               | Port 0 bit 3 Input/output        |         |
|         |        | AN3      | IA                 | ADC input ch-3                   |         |
|         |        | EINT11   | 1                  | External interrupt input ch-11   |         |
|         |        | EC1      | 1                  | Time 1(Event Capture) input      |         |
|         |        | T10      | 0                  | Timer 1 interval output          |         |
|         |        | PWM10    | 0                  | Timer 1 PWM output               |         |
| 13      | 11     | P04*     | IOUS               | Port 0 bit 4 Input/output        |         |
|         |        | AN4      | IA                 | ADC input ch-4                   |         |
|         |        | EINT2    | I                  | External interrupt input ch-2    |         |
|         |        | CMN1     | IA                 | Comparator input channel 1 (-)   |         |
|         |        | PWM10B   | 0                  | Timer 1 PWM complementary output |         |
| 12      | 10     | P05*     | IOUS               | Port 0 bit 5 Input/output        |         |
|         |        | AN5      | IA                 | ADC input ch-5                   |         |
|         |        | CMN0     | IA                 | Comparator input channel 0 (-)   |         |
| 11      | 9      | P06*     | IOUS               | Port 0 bit 6 Input/output        |         |
|         |        | AN6      | IA                 | ADC input ch-6                   |         |
|         |        | CMP      | IA                 | Comparator input channel (+)     |         |
| 10      | 8      | P07*     | IOUS               | Port 0 bit 7 Input/output        |         |
|         |        | AN7      | IA                 | ADC input ch-7                   |         |
|         |        | СМО      | OA                 | Comparator output channel        |         |



Table 4. Normal Pin Description (continued)

| Pin no. |        | PIN Name | I/O <sup>(1)</sup> | Description                    | Remark  |
|---------|--------|----------|--------------------|--------------------------------|---------|
| 20-pin  | 16-pin |          |                    |                                |         |
| 2       | 2      | P10*     | IOUS               | Port 1 bit 0 Input/output      |         |
|         |        | XOUT     | 0                  | Main Oscillator Output         |         |
|         |        | T2O      | О                  | Timer 2 interval output        |         |
|         |        | PWM2O    | 0                  | Timer 2 PWM output             |         |
| 3       | 3      | P11*     | IOUS               | Port 1 bit 1 Input/output      |         |
|         |        | XIN      | I                  | Main Oscillator Input          |         |
|         |        | T10      | 0                  | Timer 1 interval output        |         |
|         |        | PWM10    | 0                  | Timer 1 PWM output             |         |
| 4       | 4      | P12*     | IOUS               | Port 1 bit 2 Input/output      |         |
|         |        | EINT12   | 1                  | External interrupt input ch-12 |         |
|         |        | EC2      | 1                  | Timer 2(Event Capture) input   |         |
|         |        | T2O      | 0                  | Timer 2 Interval output        |         |
|         |        | PWM2O    | 0                  | Timer 2 PWM output             |         |
| 5       | 5      | P13*     | IOUS               | Port 1 bit 3 Input/output      |         |
|         |        | RESETB   | IU                 | Reset pin                      | Pull-up |
| 6       | 6      | P14*     | IOUS               | Port 1 bit 4 Input/output      |         |
|         |        | RXD      | I                  | USART data receive /SPI MISO   |         |
|         |        | SCL      | Ю                  | I2C clock signal               |         |
|         |        | EINT10   | 1                  | External interrupt input ch-10 |         |
| 7       | 7      | P15*     | IOUS               | Port 1 bit 5 Input/output      |         |
|         |        | TXD      | 0                  | USART data transmit /SPI MOSI  |         |
|         |        | SDA      | Ю                  | I2C data signal                |         |
| 8       | -      | P20*     | IOUS               | Port 2 bit 0 Input/output      |         |
|         |        | SCL      | Ю                  | I2C clock signal               |         |
| 9       | -      | P21*     | IOUS               | Port 2 bit 1 Input/output      |         |
|         |        | SDA      | Ю                  | I2C data signal                |         |
| 16      | -      | P22*     | IOUS               | Port 2 bit 2 Input/output      |         |
|         |        | AN8      | IA                 | ADC input ch-8                 |         |
|         |        | EINT1    | I                  | External interrupt input ch-1  |         |



Table 5. Normal Pin Description (continued)

| Pin no. |        | PIN Name | I/O <sup>(1)</sup> | Description                      | Remark |
|---------|--------|----------|--------------------|----------------------------------|--------|
| 20-pin  | 16-pin |          |                    |                                  |        |
| 15      | -      | P23*     | IOUS               | Port 2 bit 3 Input/output        |        |
|         |        | AN9      | IA                 | ADC input ch-9                   |        |
|         |        | EINT10   | I                  | External interrupt input ch-10   |        |
|         |        | EC0      | I                  | Timer 0(Event Capture) input     |        |
|         |        | T0O      | 0                  | Timer 0 interval output          |        |
|         |        | PWM10B   | 0                  | Timer 0 PWM complementary output |        |
| 20      | 16     | VDD      | Р                  | VDD                              |        |
| 1       | 1      | VSS      | Р                  | VSS                              |        |

## NOTES:

- 1. The P20, P21, P22 and P23 are not in the 16-Pin package.
- 2. The P13/RESETB pin is configured as one of the P13 and the RESETB pin by the "CONFIGURE OPTION".
- 3. If the P00 and P01 pins are connected to the programmer during power-on reset, the pins are automatically configured as In-System programming pins.
- 4. The P00 and P01 pins are configured as inputs with internal pull-up resistor only during the reset or power-on reset.
- 5. (1) I=Input, O=Output, U=Pull-up, D=Pull-down, S=Schmitt-Trigger Input Type, C=CMOS Input Type, A=Analog, P=Power
- 6. The \* means 'Selected pin function after reset condition



3. Port structures A94B114 Datasheet

## 3 Port structures

In this chapter, two port structures are introduced in figures 1 and 2 regarding general purpose I/O port and external interrupt I/O port respectively.



Figure 5. General Purpose I/O Port



A94B114 Datasheet 3. Port structures



Figure 6. External Interrupt I/O Port

# 4 Memory organization

A94B114 addresses two separate memory spaces:

- Program memory
- Data memory

By means of this logical separation of the memory, 8-bit CPU address can access the Data Memory more rapidly. 16-bit Data Memory address is generated through the DPTR register.

A94B114 provides on-chip 8Kbytes of the ISP type flash program memory, which readable and writable. Internal data memory (IRAM) is 256bytes and it includes the stack area. External data memory (XRAM) is 256bytes.

## 4.1 Program memory

A 16-bit program counter is capable of addressing up to 64Kbytes, and A94B114 has just 8Kbytes program memory space.

Figure 7 shows a map of the lower part of the program memory.

After reset, CPU begins execution from location 0000H. Each interrupt is assigned a fixed location in the program memory. An interrupt causes the CPU to jump to the corresponding location, where it commences execution of the service routine.

An external interrupt 11, for example, is assigned to location 000BH. If the external interrupt 11 is going to be used, its service routine must begin at location 000BH. If the interrupt is not going to be used, its service location is available as general purpose program memory. If an interrupt service routine is short enough (as is often the case in control applications), it can reside entirely within an interval of 8-bytes.

Longer service routines can use a jump instruction to skip over subsequent interrupt locations, if other interrupts are in use.





Figure 7. Program Memory Map



## 4.2 Data memory

Internal data memory space is divided into three blocks, which are generally referred to as lower 128bytes, upper 128bytes, and SFR space. Internal data memory addresses are always one byte wide, which implies an address space of 256bytes. In fact, the addressing modes for the internal data memory can accommodate up to 384bytes by using a simple trick. Direct addresses higher than 7FH access one memory space, while indirect addresses higher than 7FH access a different memory space. Thus as shown in figure 10, the upper 128bytes and SFR space occupy the same block of addresses, 80H through FFH, although they are physically separate entities.

The lower 128bytes of RAM are present in all 8051 devices as mapped in figure 11. The lowest 32bytes are grouped into 4 banks of 8 registers. Program instructions call out these registers as R0 through R7. Two bits in the Program Status Word select which register bank is in use. This allows more efficient use of code space, since register instructions are shorter than instructions that use direct addressing.

The next 16bytes above the register banks form a block of bit-addressable memory space. The 8051 instruction set includes a wide selection of single-bit instructions, and the 128 bits in this area can be directly addressed by these instructions. The bit addresses in this area are 00H through 7FH.

All of the bytes in the lower 128bytes can be accessed by either direct or indirect addressing. The upper 128bytes of RAM can only be accessed by indirect addressing. These spaces are used for data RAM and stack.



Figure 8. Data Memory Map





Figure 9. Lower 128bytes of RAM



# 4.3 External data memory

A94B114 has 256bytes of XRAM and 32bytes XSFR. This area has no relation with RAM/FLASH. It can be read and written to through SFR with 8-bit unit.



Figure 10. XDATA Memory Area



# 4.4 SFR map

# 4.4.1 SFR map summary

Table 6. SFR Map Summary

| _ | Reserved         |
|---|------------------|
|   | M8051 compatible |

|      | 00H/8H <sup>(1)</sup> | 01H/9H | 02H/0AH  | 03H/0BH      | 04H/0CH      | 05H/0DH | 06H/0EH | 07H/0FH |
|------|-----------------------|--------|----------|--------------|--------------|---------|---------|---------|
| 0F8H | I2CSR                 | I2CMR  | I2CSCLLR | I2CSCLH<br>R | I2CSDAH<br>R | I2CDR   | I2CSAR  | I2CSAR1 |
| 0F0H | В                     | FEMR   | FECR     | FESR         | FETCR        | FEARL   | FEARM   | FEARH   |
| 0E8H | IP                    | IP1    | IP2      | UCTRL4       | FPCR         | -       | I2CMR1  | -       |
| 0E0H | ACC                   | UCTRL1 | UCTRL2   | UCTRL3       | USTAT        | UBAUD   | UDATA   | _       |
| 0D8H | OSCCR                 | SCCR   | -        | -            | -            | -       | CMPDBT  | _       |
| 0D0H | PSW                   | -      | -        | -            | -            | -       | CMPCR   | CMPTR   |
| 0C8H | IE2                   | EIFLAG | -        | -            | T1CDRL       | T1CDRH  | T1DDRL  | T1DDRH  |
| 0C0H | IE1                   | -      | T2CRL    | T2CRH        | T2ADRL       | T2ADRH  | T2BDRL  | T2BDRH  |
| 0B8H | IE                    | -      | T1CRL    | T1CRH        | T1ADRL       | T1ADRH  | T1BDRL  | T1BDRH  |
| 0B0H | IRQ2                  | -      | -        | P0FSR_L      | P0FSR_H      | P1FSR_L | P1FSR_H | P2FSR   |
| H8A0 | IRQ1                  | -      | LDOCR    | P2IO         | P2PU         | P2OD    | P2DB    | _       |
| 0A0H | IRQ0                  | -      | EO       | P1IO         | P1PU         | P1OD    | P1DB    | -       |
| 98H  | RSFR                  | -      | ILVL     | P0IO         | P0PU         | P0OD    | P0DB    | _       |
| 90H  | P2                    | -      | T0CR     | T0CNT        | T0DR/        | ADCM    | ADCM1/  | ADCRH   |
|      |                       |        |          |              | T0CDR        |         | ADCRL   |         |
| 88H  | P1                    | LVIR   | IOFFSET  | EIPOL0       | EIPOL1       | WDTMR   | WDTR/   | SYSCON_ |
|      |                       |        |          |              |              |         | WDTCR   | AR      |
| 80H  | P0                    | SP     | DPL/     | DPH/         | DBTSR        | BITCNT  | BITCR   | PCON    |
|      |                       |        | DPL1     | DPH1         |              |         |         |         |

NOTE: 00H/8H, these registers are bit-addressable.

Table 7. XSFR Map Summary

|       | 00H/8H <sup>(1)</sup> | 01H/9H | 02H/0AH | 03H/0BH  | 04H/0CH  | 05H/0DH | 06H/0EH | 07H/0FH |
|-------|-----------------------|--------|---------|----------|----------|---------|---------|---------|
| 20F8H | -                     | -      | -       | -        | -        | _       | _       | _       |
| 20F0H | -                     | -      | -       | -        | -        | -       | -       | -       |
| 20E8H | -                     | -      | -       | CRC_ADD  | CRC_ADD  | CRC_ADD | CRC_ADD | _       |
|       |                       |        |         | R_START_ | R_START_ | R_END_M | R_END_L |         |
|       |                       |        |         | М        | L        |         |         |         |
| 20E0H | CRC_CON               | -      | -       | CRC_H    | CRC_L    | CRC_MNT | CRC_MNT | -       |
|       |                       |        |         |          |          | _H      | _L      |         |



## 4.4.2 SFR map

Table 8. SFR Map

| Address | Function                               | Symbol  | R/W | R/W @Reset |   |   |   |   |   |   |   |
|---------|----------------------------------------|---------|-----|------------|---|---|---|---|---|---|---|
|         |                                        |         |     | 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 80H     | P0 Data Register                       | P0      | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 81H     | Stack Pointer                          | SP      | R/W | 0          | 0 | 0 | 0 | 0 | 1 | 1 | 1 |
| 82H     | Data Pointer Register Low              | DPL     | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 83H     | Data Pointer Register High             | DPH     | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 82H     | Data Pointer Register Low 1            | DPL1    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 83H     | Data Pointer Register High 1           | DPH1    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 84H     | De-bounce Time Selection Register      | DBTSR   | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 85H     | Basic Interval Timer Counter Register  | BITCNT  | R   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 86H     | Basic Interval Timer Control Register  | BITCR   | R/W | 0          | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 87H     | Power Control Register                 | PCON    | R/W | -          | _ | _ | _ | 0 | 0 | 0 | 0 |
| 88H     | P1 Data Register                       | P1      | R/W | _          | _ | 0 | 0 | 0 | 0 | 0 | 0 |
| 89H     | Low Voltage Indicator Control Register | LVIR    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 8AH     | Interrupt Offset Register              | IOFFSET | W   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 8BH     | External Interrupt Polarity Register 0 | EIPOL0  | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 8CH     | External Interrupt Polarity Register 1 | EIPOL1  | R   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 8DH     | Watch Dog Timer Mode Register          | WDTMR   | R/W | 0          | 0 | 1 | 1 | 1 | 0 | 1 | 1 |
| 8EH     | Watch Dog Timer Data Register          | WTDR    | W   | 1          | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|         | Watch Dog Timer Counter Register       | WTCR    | R   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 8FH     | System Control Access Register         | SYSCON_ | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|         |                                        | AR      |     |            |   |   |   |   |   |   |   |
| 90H     | P2 Data Register                       | P2      | R/W | _          | _ | - | _ | 0 | 0 | 0 | 0 |
| 91H     | Reserved                               | _       | _   | _          |   |   |   |   |   | • |   |
| 92H     | Timer 0 Control Register               | T0CR    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 93H     | Timer 0 Counter Register               | T0CNT   | R   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 94H     | Timer 0 Data Register                  | T0DR    | R/W | 1          | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|         | Timer 0 Capture Data Register          | T0CDR   | R   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 95H     | A/D Converter Mode Register            | ADCM    | R/W | 1          | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 96H     | A/D Converter Mode 1 Register          | ADCM1   | W   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
|         | A/D Converter Data Low Register        | ADCRL   | R   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 97H     | A/D Converter Data High Register       | ADCRH   | R   | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 98H     | Reset Source Flag Register             | RSFR    | R/W | 1          | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 99H     | Reserved                               | _       | _   | -          |   |   |   |   |   |   |   |
| 9AH     | Interrupt nesting level Register       | ILVL    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9BH     | P0 Direction Register                  | P0IO    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9CH     | P0 Pull-up Resistor Selection Register | P0PU    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9DH     | P0 Open-drain Selection Register       | P0OD    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9EH     | P0 De-bounce Time Selection Register   | P0DB    | R/W | 0          | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 9FH     | Reserved                               | _       | -   | -          |   |   |   |   |   |   |   |



Table 5. SFR Map (continued)

| Address | Function                               | Symbol | R/W | @R | eset |       |   |   |   |   |   |
|---------|----------------------------------------|--------|-----|----|------|-------|---|---|---|---|---|
|         |                                        |        |     | 7  | 6    | 5     | 4 | 3 | 2 | 1 | 0 |
| A0H     | Interrupt Request Register 0           | IRQ0   | 0   | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| A1H     | Reserved                               | -      | -   | -  |      |       |   |   |   |   |   |
| A2H     | Extended Operation Register            | EO     | R/W | _  | _    | _     | _ | _ | _ | _ | 0 |
| АЗН     | P1 Direction Register                  | P1IO   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| A4H     | P1 Pull-up Resistor Selection Register | P1PU   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| A5H     | P1 Open-drain Selection Register       | P1OD   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| A6H     | P1 De-bounce Time Selection Register   | P1DB   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| A7H     | Reserved                               | _      | _   | _  |      |       |   |   |   |   | • |
| A8H     | Interrupt Request Register 1           | IRQ1   | 0   | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| A9H     | Reserved                               | _      | -   | -  |      |       |   |   |   |   |   |
| AAH     | LDO Control Register                   | LDOCR  | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| ABH     | P2 Direction Register                  | P2IO   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| ACH     | P2 Pull-up Resistor Selection Register | P2PU   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| ADH     | P2 Open-drain Selection Register       | P2OD   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| AEH     | P2 De-bounce Time Selection Register   | P2DB   | R/W | 0  | 0    | 0 0 0 |   | 0 | 0 | 0 | 0 |
| AFH     | Reserved                               | _      | _   | -  |      |       |   |   |   |   |   |
| ВОН     | Interrupt Request Register 2           | IRQ2   | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| B1H     | Reserved                               | _      | -   | -  |      | ı     |   | 1 |   |   |   |
| В2Н     | Reserved                               | _      | -   | -  |      |       |   |   |   |   |   |
| ВЗН     | P0 Function Selection Low Register     | P0FSRL | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| B4H     | P0 Function Selection High Register    | P0FSRH | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| В5Н     | P1 Function Selection Low Register     | P1FSRL | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| В6Н     | P1 Function Selection High Register    | P1FSRH | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| В7Н     | P2 Function Selection Register         | P2FSR  | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| В8Н     | Interrupt Enable Register              | IE     | R/W | 0  | _    | _     | 0 | 0 | 0 | 0 | 0 |
| В9Н     | Reserved                               | _      | _   | _  |      | ı     |   | 1 |   |   |   |
| BAH     | Timer 1 Control Low Register           | T1CRL  | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| BBH     | Timer 1 Counter High Register          | T1CRH  | R/W | 0  | 0    | 0     | 0 | 0 | 0 | 0 | 0 |
| всн     | Timer 1 A Data Low Register            | T1ADRL | R/W | 1  | 1    | 1     | 1 | 1 | 1 | 1 | 1 |
| BDH     | Timer 1 A Data High Register           | T1ADRH | R/W | 1  | 1    | 1     | 1 | 1 | 1 | 1 | 1 |
| BEH     | Timer 1 B Data Low Register            | T1BDRL | R/W | 1  | 1    | 1     | 1 | 1 | 1 | 1 | 1 |
| BFH     | Timer 1 B Data High Register           | T1BDRH | R/W | 1  | 1    | 1     | 1 | 1 | 1 | 1 | 1 |



Table 5. SFR Map (continued)

| Address | Function                            | Symbol | R/W | @R | eset |   |   |   |   |   |   |
|---------|-------------------------------------|--------|-----|----|------|---|---|---|---|---|---|
|         |                                     |        |     | 7  | 6    | 5 | 4 | 3 | 2 | 1 | 0 |
| C0H     | Interrupt Enable Register 1         | IE1    | R/W | -  | 0    | 0 | 0 | 0 | 0 | 0 | 0 |
| C1H     | Reserved                            | -      | -   | _  |      |   |   |   |   |   |   |
| C2H     | Timer 2 Control Low Register        | T2CRL  | R/W | 0  | 0    | 0 | 0 | 0 | 0 | 0 | 0 |
| СЗН     | Timer 2 Control High Register       | T2CRH  | R/W | 0  | 0    | 0 | 0 | 0 | 0 | 0 | 0 |
| C4H     | Timer 2 A Data Low Register         | T2ADRL | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| C5H     | Timer 2 A Data High Register        | T2ADRH | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| C6H     | Timer 2 B Data Low Register         | T2BDRL | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| C7H     | Timer 2 B Data High Register        | T2BDRH | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| C8H     | Interrupt Enable Register 2         | IE2    | R/W | -  | -    | - | - | 0 | 0 | 0 | 0 |
| С9Н     | External Interrupt Flag Register    | EIFLAG | R/W | _  | -    | - | - | _ | 0 | 0 | 0 |
| CAH     | Reserved                            | _      | -   | _  |      |   |   |   |   |   |   |
| СВН     | Reserved                            | _      | -   | _  |      |   |   |   |   |   |   |
| ССН     | Timer 1 C Data Low Register         | T1CDRL | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| CDH     | Timer 1 C Data High Register        | T1CDRH | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| CEH     | Timer 1 D Data Low Register         | T1DDRL | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| CFH     | Timer 1 D Data High Register        | T1DDRH | R/W | 1  | 1    | 1 | 1 | 1 | 1 | 1 | 1 |
| D0H     | Program Status Word Register        | PSW    | R/W | 0  | 0    | 0 | 0 | 0 | 0 | 0 | 0 |
| D1H     | Reserved                            | -      | -   | -  |      |   |   |   |   |   |   |
| D2H     | Reserved                            | -      | -   | -  |      |   |   |   |   |   |   |
| D3H     | Reserved                            | -      | _   | -  |      |   |   |   |   |   |   |
| D4H     | Reserved                            | -      | -   | _  |      |   |   |   |   |   |   |
| D5H     | Reserved                            | -      | -   | _  |      |   |   |   |   |   |   |
| D6H     | Comparator Control Register         | CMPCR  | R/W | 0  | 0    | 0 | 0 | 0 | 0 | 0 | 1 |
| D7H     | Comparator Trigger Control Register | CMPTR  | R/W | 0  | 0    | 0 | 0 | 0 | 0 | 0 | 0 |
| D8H     | Oscillator Control Register         | OSCCR  | R/W | 0  | 0    | 0 | 0 | 0 | 1 | 0 | 0 |
| D9H     | System Clock Control Register       | SCCR   | R/W | 0  | 1    | 0 | 0 | 0 | 0 | 0 | 0 |
| DAH     | Reserved                            | -      | -   | -  |      |   |   |   |   |   |   |
| DBH     | Reserved                            | -      | -   | -  |      |   |   |   |   |   |   |
| DCH     | Reserved                            | -      | _   | -  |      |   |   |   |   |   |   |
| DDH     | Reserved                            | -      | _   | -  |      |   |   |   |   |   |   |
| DEH     | Comparator De-bounce Time Register  | CMPDBT | R/W | 0  | 0    | 0 | 0 | 1 | 1 | 1 | 1 |
| DFH     | Reserved                            | _      | _   | _  |      |   |   |   |   |   |   |



Table 5. SFR Map (continued)

| Address | Function                            | Symbol   | R/W | @R | eset |           |   |   |   |   |   |
|---------|-------------------------------------|----------|-----|----|------|-----------|---|---|---|---|---|
|         |                                     |          |     | 7  | 6    | 5         | 4 | 3 | 2 | 1 | 0 |
| E0H     | Accumulator Register                | ACC      | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| E1H     | USART Control Register 1            | UCTRL1   | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| E2H     | USART Control Register 2            | UCTRL2   | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| E3H     | USART Control Register 3            | UCTRL3   | R/W | 0  | 0    | 0         | 0 | - | 0 | 0 | 0 |
| E4H     | USART Status Register               | USTAT    | R/W | 1  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| E5H     | USART Baud Rate Generation Register | UBAUD    | R/W | 1  | 1    | 1         | 1 | 1 | 1 | 1 | 1 |
| E6H     | USART Data Register                 | UDATA    | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| E7H     | Reserved                            | -        | _   | _  |      |           |   |   |   |   | • |
| E8H     | Interrupt Priority Register         | IP       | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| E9H     | Interrupt Priority Register 1       | IP1      | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| EAH     | Interrupt Priority Register 2       | IP2      | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| EBH     | USART Control Register 4            | UCTRL4   | R/W | 0  | 0    | 0         | 0 | _ | 0 | 0 | 0 |
| ECH     | USART Floating Point Counter        | FPCR     | R/W | 0  | 0    | 0 0       |   | 0 | 0 | 0 | 0 |
| EDH     | Reserved                            | -        | _   | _  | _    |           |   |   |   |   | • |
| EEH     | I2C Mode Register 1                 | I2CMR1   | R/W | 0  | 0    | 0 0 0 0 0 |   |   |   | 0 |   |
| EFH     | Reserved                            | -        | -   | -  |      |           |   |   |   |   |   |
| F0H     | B Register                          | В        | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F1H     | Flash Mode Register                 | FEMR     | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F2H     | Flash Control Register              | FECR     | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 1 | 1 |
| F3H     | Flash Status Register               | FESR     | R/W | 1  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F4H     | Flash Time Control Register         | FETCR    | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F5H     | Flash Address Low Register          | FEARL    | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F6H     | Flash Address Middle Register       | FEARM    | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F7H     | Flash Address High Register         | FEARH    | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F8H     | I2C Status Register                 | I2CSR    | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| F9H     | I2C Mode Register                   | I2CMR    | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| FAH     | I2C SCL Low Period Register         | I2CSCLLR | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| FBH     | I2C SCL High Period Register        | I2CSCLHR | R/W | 0  | 0    | 1         | 1 | 1 | 1 | 1 | 1 |
| FCH     | I2C SDA Hold Time Register          | I2CSDAHR | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| FDH     | I2C Data Register                   | I2CDR    | R/W | 1  | 1    | 1         | 1 | 1 | 1 | 1 | 1 |
| FEH     | I2C Slave Address Register          | I2CSAR   | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |
| FFH     | I2C Slave Address 1 Register        | I2CSAR1  | R/W | 0  | 0    | 0         | 0 | 0 | 0 | 0 | 0 |



Table 9. XSFR Map

| Mathematical Register   CRC CON   RW   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Address | Function                          | Symbol   | R/W | W @Reset |   |   |   |   |   |   |   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------|----------|-----|----------|---|---|---|---|---|---|---|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |                                   |          |     | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 20E2H   Reserved   CRC   RW   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20E0H   | CRC Control Register              | CRC_CON  | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 20E3H   CRC High Register   CRC_H   R/W   0   0   0   0   0   0   0   0   0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 20E1H   | Reserved                          | _        | _   | _        |   |   |   |   |   |   |   |
| 20E4H   CRC Low Register   CRC Low Register   CRC Monitor High Register   CRC Monitor Low Register   CRC ADD RESERVED   CRC Start Address Middle Register   CRC ADD RESTART   Monitor Low Register   Monitor Low Register   CRC ADD RESTART   Monitor | 20E2H   | Reserved                          | _        | -   | _        |   |   |   |   |   |   |   |
| CRC   Monitor High Register   CRC   MNT   HH   RNW   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 20E3H   | CRC High Register                 | CRC_H    | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Harmonia                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20E4H   | CRC Low Register                  | CRC_L    | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| CRC Monitor Low Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 20E5H   | CRC Monitor High Register         | CRC_MNT  | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |                                   | _H       |     |          |   |   |   |   |   |   |   |
| 20E7H       Reserved       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -       -        -       -       -       -       -       -       -       -       -       -       -       -       -       -       -        -       -       -       -       -       -       -       -       -       -       -       -       -       -       -        -       -       -       -       -       -       -       -       -       -       -       -       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 20E6H   | CRC Monitor Low Register          | CRC_MNT  | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 20E8H         Reserved         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         - <t< td=""><td></td><td></td><td>_L</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |         |                                   | _L       |     |          |   |   |   |   |   |   |   |
| 20E9H         Reserved         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         - <t< td=""><td>20E7H</td><td>Reserved</td><td>_</td><td>-</td><td>_</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 20E7H   | Reserved                          | _        | -   | _        |   |   |   |   |   |   |   |
| 20EAH         Reserved         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         - <t< td=""><td>20E8H</td><td>Reserved</td><td>-</td><td>-</td><td>_</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 20E8H   | Reserved                          | -        | -   | _        |   |   |   |   |   |   |   |
| CRC Start Address Middle Register   CRC_ADD   R_START_   M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20E9H   | Reserved                          | -        | -   | _        |   |   |   |   |   |   |   |
| R_START_   M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 20EAH   | Reserved                          | -        | -   | _        |   |   |   |   |   |   |   |
| M         M         R         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N         N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20EBH   | CRC Start Address Middle Register | CRC_ADD  | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 20ECH         CRC Start Address Low Register         CRC_ADD R_START_L L         R.W. O O O O O O O O O O O O O O O O O O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                                   | R_START_ |     |          |   |   |   |   |   |   |   |
| R_START_ L       R_START_L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |                                   | М        |     |          |   |   |   |   |   |   |   |
| L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L         L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20ECH   | CRC Start Address Low Register    | CRC_ADD  | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 20EDH       CRC End Address Middle Register       CRC_ADD R_END_M       RW Pack       0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |                                   | R_START_ |     |          |   |   |   |   |   |   |   |
| R_END_M                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |                                   | L        |     |          |   |   |   |   |   |   |   |
| 20EEH       CRC End Address Low Register       CRC_ADD R_END_L       R/W       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0       0        0       0       0       0       0       0       0       0       0       0       0       0       0       0       0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20EDH   | CRC End Address Middle Register   | CRC_ADD  | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| RESERVED       RESERVED <th< td=""><td></td><td></td><td>R_END_M</td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td><td></td></th<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |         |                                   | R_END_M  |     |          |   |   |   |   |   |   |   |
| 20EFH       Reserved       -       -       -         20F0H       Reserved       -       -       -         20F1H       Reserved       -       -       -         20F2H       Reserved       -       -       -         20F3H       Reserved       -       -       -         20F4H       Reserved       -       -       -         20F5H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       - <t< td=""><td>20EEH</td><td>CRC End Address Low Register</td><td>CRC_ADD</td><td>R/W</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td><td>0</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20EEH   | CRC End Address Low Register      | CRC_ADD  | R/W | 0        | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 20F0H       Reserved       -       -       -         20F1H       Reserved       -       -       -         20F2H       Reserved       -       -       -         20F3H       Reserved       -       -       -         20F4H       Reserved       -       -       -         20F5H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |                                   | R_END_L  |     |          |   |   |   |   |   |   |   |
| 20F1H       Reserved       -       -       -         20F2H       Reserved       -       -       -         20F3H       Reserved       -       -       -         20F4H       Reserved       -       -       -         20F5H       Reserved       -       -       -         20F8H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20EFH   | Reserved                          | _        | -   | _        |   |   |   |   |   |   |   |
| 20F2H       Reserved       -       -       -         20F3H       Reserved       -       -       -         20F4H       Reserved       -       -       -         20F5H       Reserved       -       -       -         20F8H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20F0H   | Reserved                          | _        | -   | _        |   |   |   |   |   |   |   |
| 20F3H       Reserved       -       -       -         20F4H       Reserved       -       -       -         20F5H       Reserved       -       -       -         20F8H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 20F1H   | Reserved                          | -        | -   | -        |   |   |   |   |   |   |   |
| 20F4H       Reserved       -       -       -         20F5H       Reserved       -       -       -         20F8H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 20F2H   | Reserved                          | -        | -   | -        |   |   |   |   |   |   |   |
| 20F5H       Reserved       -       -       -         20F8H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20F3H   | Reserved                          | -        | -   | -        |   |   |   |   |   |   |   |
| 20F8H       Reserved       -       -       -         20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 20F4H   | Reserved                          | -        | -   | -        |   |   |   |   |   |   |   |
| 20F9H       Reserved       -       -       -         20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20F5H   | Reserved                          | _        | -   | _        |   |   |   |   |   |   |   |
| 20FAH       Reserved       -       -       -         20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 20F8H   | Reserved                          | _        | -   | _        |   |   |   |   |   |   |   |
| 20FBH       Reserved       -       -       -         20FCH       Reserved       -       -       -         20FDH       Reserved       -       -       -         20FEH       Reserved       -       -       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 20F9H   | Reserved                          | -        | -   | _        |   |   |   |   |   |   |   |
| 20FCH         Reserved         -         -         -           20FDH         Reserved         -         -         -           20FEH         Reserved         -         -         -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 20FAH   | Reserved                          | -        |     | _        |   |   |   |   |   |   |   |
| 20FDH         Reserved         -         -         -           20FEH         Reserved         -         -         -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 20FBH   | Reserved                          | _        | _   | -        |   |   |   |   |   |   |   |
| 20FEH         Reserved         -         -         -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 20FCH   | Reserved                          | _        | _   | -        |   |   |   |   |   |   |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20FDH   | Reserved                          | _        | -   | -        |   |   |   |   |   |   |   |
| 20FFH Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 20FEH   | Reserved                          | -        | -   | -        |   |   |   |   |   |   |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 20FFH   | Reserved                          | -        | -   | _        |   |   |   |   |   |   |   |



A94B114 Datasheet 5. I/O ports

# 5 I/O ports

A94B114 has four groups of I/O ports (P0 ~ P2). Each port can be easily configured by software as I/O pin, internal pull up and open-drain pin to meet various system configurations and design requirements. P0, P1 and P2 includes a function that can generate interrupt signals according to state of a pin.

## 5.1 P0 port

## 5.1.1 P0 port description

P0 is an 8-bit I/O port. P0 control registers consist of P0 data register (P0), P0 direction register (P0IO), P0 debounce enable register (P0DB), P0 pull-up resistor selection register (P0PU), and P0 open-drain selection register (P0OD). Refer to the port function selection registers for the P0 function selection.

## 5.2 P1 port

## 5.2.1 P1 port description

P1 is a 6-bit I/O port. P1 control registers consist of P1 data register (P1), P1 direction register (P1IO), P1 debounce enable register (P1DB), P1 pull-up resistor selection register (P1PU), and P1 open-drain selection register (P1OD). Refer to the port function selection registers for the P1 function selection.

## 5.3 P2 port

## 5.3.1 P2 port description

P2 is a 4-bit I/O port. P2 control registers consist of P2 data register (P2), P2 direction register (P2IO), P2 debounce enable register (P2DB), P2 pull-up resistor selection register (P2PU) and P2 open-drain selection register (P2OD). Refer to the port function selection registers for the P2 function selection.



# 6 Interrupt controller

A94B114 supports up to 16 interrupt sources. The interrupts have separate enable register bits associated with them, allowing software control. In addition, they have four levels of priority assigned to themselves.

A non-maskable interrupt source is always enabled with a higher priority than any other interrupt sources, and is not controllable by software.

Interrupt controller of A94B114 has following features:

- Request receive from the 16 interrupt sources
- 2 levels of priority
- Multi Interrupt possibility
- 4 interrupt nesting levels
- A request of higher priority level is served first, when multiple requests of different priority levels are received simultaneously.
- Each interrupt source can be controlled by EA bit and each IEx bit
- Interrupt latency of 3 to 9 machine cycles in single interrupt system

A non-maskable interrupt is always enabled, while maskable interrupts are enabled through four pairs of interrupt enable registers (IE, IE1 and IE2). Each bit of IE, IE1, and IE2 registers individually enables/disables the corresponding interrupt source. Overall control is provided by bit 7 of IE (EA). When EA is set to '0', all interrupts are disabled: when EA is set to '1', interrupts are individually enabled or disabled through the other bits of the interrupt enable registers. The EA bit is always cleared to '0' jumping to an interrupt service vector and set to '1' executing the [RETI] instruction. The A94B114 supports a two-level priority scheme. Each maskable interrupt is individually assigned to one of four priority levels according to IP, IP1 and IP2.

Figure 11 shows the Interrupt Priority Level. Priority can be set by configuring a corresponding bit field of IP0, IP1 and IP2 registers. Each bit of IP0, IP1 and IP2 corresponds to each interrupt and defines one of 2 priority levels of each interrupt. High level interrupt always has higher priority than low level interrupt.



A94B114 Datasheet 6. Interrupt controller



Figure 11. Interrupt Priority Level

This device support only 4 level interrupt nesting. Interrupt nesting level register (ILVL) has the current nesting level. If current nesting level is 4 and other interrupt having higher priority occur, it might cause a malfunction.



#### 6.1 Block diagram



- without reference to the priority level.
- An interrupt request is delayed while data are written to IE, IE1, IE2, IP, IP1, IP2 and PCON 2. register.

Figure 12. Interrupt Controller Block Diagram



A94B114 Datasheet 6. Interrupt controller

## 6.2 Interrupt vector table

Interrupt controller of A94B114 supports 16 interrupt sources as shown in table 8. When interrupt is served, long call instruction (LCALL) is executed and program counter jumps to the vector address. All interrupt requests have their own priority order.

Table 10. Interrupt Vector Address Table

| Interrupt Source         | Symbol | Interrupt  | Priority | Mask         | Vector  |
|--------------------------|--------|------------|----------|--------------|---------|
|                          |        | enable bit |          |              | address |
| Hardware Reset           | RESETB | _          | 0        | Non-Maskable | 0000H   |
| Comparator Interrupt     | INT0   | IE.0       | 1        | Maskable     | 0003H   |
| External Interrupt 10    | INT1   | IE.1       | 2        | Maskable     | 000BH   |
| External Interrupt 11    | INT2   | IE.2       | 3        | Maskable     | 0013H   |
| External Interrupt 12    | INT3   | IE.3       | 4        | Maskable     | 001BH   |
| External Interrupt 0/1/2 | INT4   | IE.4       | 5        | Maskable     | 0023H   |
| I2C Interrupt            | INT5   | IE.5       | 6        | Maskable     | 002BH   |
| USART Rx Interrupt       | INT6   | IE1.0      | 7        | Maskable     | 0033H   |
| USART Tx Interrupt       | INT7   | IE1.1      | 8        | Maskable     | 003BH   |
| CRC Interrupt            | INT8   | IE1.2      | 9        | Maskable     | 0043H   |
| T0 Match Interrupt       | INT9   | IE1.3      | 10       | Maskable     | 004BH   |
| T1 Match Interrupt       | INT10  | IE1.4      | 11       | Maskable     | 0053H   |
| T2 Match Interrupt       | INT11  | IE1.5      | 12       | Maskable     | 005BH   |
| ADC Interrupt            | INT12  | IE2.0      | 13       | Maskable     | 0063H   |
| WDT Interrupt            | INT13  | IE2.1      | 14       | Maskable     | 006BH   |
| BIT Interrupt            | INT14  | IE2.2      | 15       | Maskable     | 0073H   |
| LVI Interrupt            | INT15  | IE2.3      | 16       | Maskable     | 007BH   |

For maskable interrupt execution, EA bit must be set as '1' and specific interrupt must be enabled by writing '1' to associated bit in the IEx. If an interrupt request is received, the specific interrupt request flag is set to '1'. And it remains '1' until CPU accepts interrupt. If the interrupt is served, the interrupt request flag will be cleared automatically.



7. Clock generator A94B114 Datasheet

# 7 Clock generator

As shown in figure 24, a clock generator produces basic clock pulses which provide a system clock for CPU and peripheral hardware. It contains main-frequency clock oscillator. The main clock can operate easily by attaching a crystal between the XIN and XOUT pin, respectively. The main clock can be also obtained from the external oscillator. In this case, it is necessary to put the external clock signal into the XIN pin and open the XOUT pin. The default system clock is 32MHz INT-RC Oscillator and the default division rate is two. In order to stabilize system internally, it is used 32MHz INT-RC oscillator on POR.

Oscillators in the clock generator are introduced in the followings:

- Calibrated high internal RC oscillator (HFO): 32MHz
  - INT-RC OSC/2 (16MHz, default system clock)
  - INT-RC OSC/4 (8MHz)
  - INT-RC OSC/8 (4MHz)
  - INT-RC OSC/16 (1MHz)
- Main crystal oscillator (0.4~16MHz)
- Internal Ring oscillator (LFO): 256KHz



A94B114 Datasheet 7. Clock generator

# 7.1 Clock generator block diagram

In this section, a clock generator of A94B114 is described in a block diagram.



Figure 13. Clock Generator Block Diagram



8. Basic interval timer A94B114 Datasheet

### 8 Basic interval timer

A94B114 has a free running 8-bit Basic Interval Timer (BIT). BIT generates the time base for watchdog timer counting, and provides a basic interval timer interrupt.

BIT of A94B114 features the followings:

· As timer function, timer interrupt occurrence

**NOTE:** Since BIT Clock uses system clock, even if LFO (256KHz) is used as system clock, it cannot be used in STOP.

### 8.1 BIT block diagram

In this section, basic interval timer of A94B114 is described in a block diagram.



Figure 14. Basic Interval Timer Block Diagram



A94B114 Datasheet 9. Watchdog timer

## 9 Watchdog timer

Watchdog timer (WDT) rapidly detects the CPU malfunction such as endless looping caused by noise or something like that, and resumes the CPU to the normal state. Watchdog timer signal for malfunction detection can be used as either a CPU reset or an interrupt request. When the watchdog timer is not being used for malfunction detection, it can be used as a timer to generate an interrupt at fixed intervals.

It is possible to use free running 8-bit timer mode or watch dog timer mode by setting WDT\_RESET\_EN bit. If WDT\_CLR is set to '1', the WDT counter value is cleared and counts up. After 1 machine cycle, this bit is cleared to '0' automatically.

The WDT consists of an 8-bit binary counter and a watchdog timer data register. When value of the 8-bit binary counter is equal to the 8 bits of WDTR, an interrupt request flag is generated. This can be used as a watchdog timer interrupt or a reset signal of CPU in accordance with a bit WDT\_RESET\_EN.

Input clock source of the WDT selects one of the system clock, ring oscillator, and BIT overflow. An interval between watchdog timer interrupts is decided by WDT\_CLK\_DIV and WDTR set value. The equation can be described as the followings:

$$WDT\_TIME[s] = \frac{WDT\_CLK\_DIV \times (WDTR\ value + 1)}{fx\ or\ fLFO\ or\ fBIT}$$

#### NOTES:

- 3. LFO Clock is different between Normal / IDLE mode and Stop mode.
- 4. LFO Clock is 256KHz for Normal / IDLE mode and 168KHz for Stop Mode. (Typical)

#### 9.1 WDT block diagram



Figure 15. Watch Dog Timer Block Diagram



10. Timer 0/1/2 A94B114 Datasheet

#### 10 Timer 0/1/2

#### 10.1 Timer 0

An 8-bit timer 0 consists of a multiplexer, a timer 0 counter register, a timer 0 data register, a timer 0 capture data register and a timer 0 control register (T0CNT, T0DR, T0CDR, T0CR).

Timer 0 operates in one of three modes introduced in the followings:

- 8-bit timer/counter mode
- 8-bit PWM output mode
- 8-bit capture mode

Timer/counter 0 can be clocked by an internal or an external clock source (EC0). The clock source is selected by clock selection logic which is controlled by clock selection bits T0CK[2:0].

• TIMER0 clock source: fx/2, 4, 8, 32, 128, 512, 2048 and EC0

In capture mode, data is captured into input capture data register (T0CDR) by EINT10. In timer/counter mode, whenever counter value is equal to T0DR, T0O port toggles. In addition, timer 0 outputs PWM waveform through PWM0O port in the PWM mode.

Table 11. Timer 0 Operating Mode

| T0EN | T0MS[1:0]      | T0CK[2:0] | Timer 0                  |  |                    |
|------|----------------|-----------|--------------------------|--|--------------------|
| 1    | 00 XXX         |           | 8-bit Timer/Counter Mode |  |                    |
| 1    | 01 XXX 8-bit P |           | 8-bit PWM Mode           |  |                    |
| 1    | 1X XX          |           | 1X XXX                   |  | 8-bit Capture Mode |



A94B114 Datasheet 10. Timer 0/1/2

#### 10.1.1 Timer 0 block diagram



Figure 16. 8-bit Timer 0 Block Diagram

#### 10.2 Timer 1

A 16-bit timer 1 consists of multiplexer, timer 1 A data register high/low, timer 1 B data register high/low, timer1 C data register high/low, timer1 D data register high/low and timer 1 control register high/low (T1ADRH, T1ADRL, T1BDRH, T1BDRL, T1CRH, T1CRL, T1DRH, T1DRL).

Timer 1 operates in one of the following modes:

- 16-bit timer/counter mode
- 16-bit capture mode
- 16-bit PPG output mode (one-shot mode)
- 16-bit PPG output mode (repeat mode)

The timer/counter 1 uses an internal clock or an external clock (EC1) as an input clock source. The clock sources are introduced below, and one is selected by clock selection logic which is controlled by clock selection bits (T1CK[2:0]).

TIMER 1 clock source: fx/1, 2, 4, 8, 64, 512, 2048 and EC1

In capture mode, the data is captured into input capture data register (T1BDRH/T1BDRL) by EINT11. Timer 1 results in the comparison between counter and data register through T1O port in timer/counter mode. In addition, Timer 1 outputs PWM waveform through PWM1Oport in the PPG mode.

Table 12. TIMER 1 Operating Modes

| T1EN P1FSRL[4:3] T1MS[1:0] T1CK[2:0] Timer 1 | T1EN | P1FSRL[4:3] | T1MS[1:0] | T1CK[2:0] | Timer 1 |
|----------------------------------------------|------|-------------|-----------|-----------|---------|
|----------------------------------------------|------|-------------|-----------|-----------|---------|



10. Timer 0/1/2 A94B114 Datasheet

| 1 | 11 | 00 | XXX                              | 16 Bit Timer/Counter Mode    |
|---|----|----|----------------------------------|------------------------------|
| 1 | 00 | 01 | XXX                              | 16 Bit Capture Mode          |
| 1 | 11 | 10 | XXX 16 Bit PPG Mode(one-shot mod |                              |
| 1 | 11 | 11 | XXX                              | 16 Bit PPG Mode(repeat mode) |

#### 10.2.1 16-bit timer 1 block diagram

In this section, a 16-bit timer 1 is described in a block diagram.



Figure 17. 16-bit Timer 1 Block Diagram

#### 10.3 Timer 2

A 16-bit timer 2 consists of a multiplexer, timer 2 A data high/low register, timer 2 B data high/low register and timer 2 control high/low register (T2ADRH, T2ADRL, T2BDRH, T2BDRL, T2CRH, and T2CRL).

Timer 2 operates in one of the following modes:

- 16-bit timer/counter mode
- 16-bit capture mode



A94B114 Datasheet 10. Timer 0/1/2

- 16-bit PPG output mode (one-shot mode)
- 16-bit PPG output mode (repeat mode)

The timer/counter 2 can be clocked by an internal or an external clock source (EC2). The clock source is selected by a clock selection logic, controlled by clock selection bits (T2CK[2:0]).

TIMER 2 clock source: fX/1, 2, 4, 8, 64, 2048, HFO and EC2

In capture mode, data is captured into input capture data registers (T2BDRH/T2BDRL) by EINT12. In timer/counter mode, whenever counter value is equal to T2ADRH/L, T2O port toggles. In addition, the timer 2 outputs PWM waveform to PWM2O port in the PPG mode.

| T2EN | P1FSRL[6:5] | T2MS[1:0] | T2CK[2:0] | Timer 2                        |
|------|-------------|-----------|-----------|--------------------------------|
| 1    | 01          | 00        | XXX       | 16 Bit Timer/Counter Mode      |
| 1    | 00          | 01        | XXX       | 16 Bit Capture Mode            |
| 1    | 01          | 10        | XXX       | 16 Bit PPG Mode(one-shot mode) |
| 1    | 01          | 11        | XXX       | 16 Bit PPG Mode(repeat mode)   |

Table 13. TIMER 2 Operating Modes

#### 10.3.1 16-bit timer 2 block diagram

In this section, a 16-bit timer 2 is described in a block diagram.



Figure 18. 16-bit Timer 2 Block Diagram



11. 12-bit ADC A94B114 Datasheet

#### 11 12-bit ADC

Analog-to-digital converter (ADC) of A94B114 allows conversion of an analog input signal to corresponding 12-bit digital value. This A/D module has tenth analog inputs. Output of the multiplexer becomes input into the converter which generates the result through successive approximation.

The A/D module has four registers which are the A/D converter mode register (ADCM), A/D converter mode register 1 (ADCM1), A/D converter result register (ADCHR), and A/D converter result low register (ADCLR). ADSEL[3:0] bits are used to select channels to be converted.

To executing A/D conversion, ADST bit is set to '1'. Registers ADCDRH and ADCDRL contain the result of A/D conversion. When the conversion is completed, the result is loaded into ADCHR and ADCLR, A/D conversion status bit AFLAG is set to '1', and A/D interrupt is set. During the A/D conversion, AFLAG bit is read as '0'.

If using STBY (power down) bit, the ADC is disabled. When restarting after resetting the STBY bit (ADC power enable), during some cycles, ADC conversion value may have an inaccurate value.

Also internal timer, external generating event, comparator and the timer can start ADC. At this time, the interrupt enable of trigger sources is not required. If only the interrupt generation condition of each trigger source is satisfied, ADC starts.

ADC Conversion Time = ADCLK \* 60 cycles

Please remember that the ADC requires at least 20us for conversion time, so the conversion time must be set bigger than 20us.



A94B114 Datasheet 11. 12-bit ADC



Figure 19. 12-bit ADC Block Diagram



Figure 20. A/D Analog Input Pin with a Capacitor



12. Comparator A94B114 Datasheet

### 12 Comparator

The A9B114 contains analog comparators which can be easily used to compare the external input voltage with internally reference or externally reference voltage. ADC and Comparator have the same input. When the comparator input voltage is larger than the reference voltage comparator output status is '1' and interrupt flag is generated. The Comparator interrupt flag is assigned to one interrupt vector. Comparator output debounce clock and length can be set.

The internal reference of the comparator is the resistor distribution method. When AVDD is selected, the reference value is 5V. At this time, 1.6V and 2.2V can be selected as the internal reference voltage of the comparator. If AVDD is below 5V, the internal reference value is reduced at a constant rate. However, when Low Drop Out (LDO) is selected, 1.6V and 2.2V are normally selected as 2.5V reference.

#### 12.1 Comparator block diagram



Figure 21. Comparator Block Diagram



A94B114 Datasheet 13. USART

#### 13 USART

Universal Synchronous and Asynchronous serial Receiver and Transmitter (USART) is a highly flexible serial communication device. USART of A94B114 features the followings:

- Full Duplex Operation (Independent Serial Receive and Transmit Registers)
- Asynchronous or Synchronous Operation
- Master or Slave Clocked Synchronous and SPI Operation
- Supports all four SPI Modes of Operation (Mode 0, 1, 2, 3)
- LSB First or MSB First Data Transfer @SPI mode
- High Resolution Baud Rate Generator
- Supports Serial Frames with 5,6,7,8, or 9 Data bits and 1 or 2 Stop bits
- Odd or Even Parity Generation and Parity Check Supported by Hardware
- Data OverRun Detection
- Framing Error Detection
- Digital Low Pass Filter
- Three Separate Interrupts on TX Complete, TX Data Register Empty and RX Complete
- Double Speed Asynchronous Communication Mode

USART has three main parts such as a Clock Generator, Transmitter and Receiver.

Clock Generation logic consists of a synchronization logic for external clock input used by synchronous or SPI slave operation, and a baud rate generator for asynchronous or master (synchronous or SPI) operation.

Transmitter consists of a single write buffer, a serial shift register, parity generator and control logic for handling different serial frame formats. Write buffer allows a continuous transfer of data without any delay between frames.

Receiver is the most complex part of the USART2 module due to its clock and data recovery units. Recovery unit is used for asynchronous data reception. In addition to the recovery unit, the Receiver includes a parity checker, a shift register, a two level receive FIFO (UDATA) and control logic. The Receiver supports the same frame formats as the Transmitter and can detect Frame Error, Data OverRun and Parity Errors.



13. USART A94B114 Datasheet



Figure 22. USART Block Diagram



A94B114 Datasheet 14. I2C

#### 14 I2C

The I2C is one of industrial standard serial communication protocols, and which uses 2 bus lines Serial Data Line (SDA) and Serial Clock Line (SCL) to exchange data. Because both SDA and SCL lines are open-drain output, each line needs pull-up resistor. The features are as shown below.

- Compatible with I2C bus standard
- Multi-master operation
- Up to 400KHz data transfer speed
- 7-bit address
- Support two slave addresses
- Both master and slave operation
- · Bus busy detection



Figure 23. I2C Block Diagram



15. CRC A94B114 Datasheet

### **15 CRC**

Using the CRC, it can be monitor the memory of the specified area. This is a one-time operation, and reset is required for continuous operation. In CRC MNT mode, when the CRC read is finished, CRC\_FLAG occurs. In CRC validate mode, if the CRC validate fail after the CRC reading is finished, CRC\_FLAG occurs. CRC\_FAIL indicates the status of validate results when the CRC read is finished. If the CRC\_FLAG is generated and the interrupt is enabled, interrupt service routine is served. CRC-FLAG is not cleared by hardware. CRC-TYPE 0~3 are not supported. Validate is done by comparing the CRC\_MNT register and the CRC register value. CRC are not automatically initialized, you need to calculate a new CRC after CRC\_H, CRC\_L Clear. Block diagram

| CRC TYPE     | CRC mode | Input | Condition of CRC_FLAG             | Condition of CRC |
|--------------|----------|-------|-----------------------------------|------------------|
|              |          |       |                                   | reset            |
| CRC_TYPE = 4 | MNT      | FLASH | After CRC reading                 | Validate fail    |
| CRC_TYPE = 5 | MNT      | IXRAM | After CRC reading                 | Validate fail    |
| CRC_TYPE = 6 | Validate | FLASH | After CRC reading & Validate fail | Validate fail    |
| CRC_TYPE = 7 | Validate | IXRAM | After CRC reading & Validate fail | Validate fail    |

Table 14. CRC Modes



Figure 24. CRC Block Diagram



## 16 Power down operation

The A94B114 has two power-down modes to minimize the power consumption of the device. In power down mode, power consumption is reduced considerably. The device provides two kinds of power saving functions, IDLE and STOP mode. In two modes, program is stopped.

## 16.1 Peripheral operation in IDLE/ STOP mode

Table 28 shows operation status of each peripheral in IDLE mode and STOP mode.

Table 15. Peripheral Operation Status during Power Down Mode

| Peripheral           | IDLE mode                           | STOP mode                           |
|----------------------|-------------------------------------|-------------------------------------|
| CPU                  | ALL CPU operations are disabled.    | ALL CPU operations are disabled.    |
| RAM                  | Retains.                            | Retains.                            |
| Basic Interval Timer | Operates continuously.              | Stops.                              |
| Watch Dog Timer      | Operates continuously.              | Stops (Can be operated with Ring    |
|                      |                                     | OSC)                                |
| Timer0~2             | Operates continuously.              | Halts (only when the event counter  |
|                      |                                     | mode is enabled, timer operates     |
|                      |                                     | normally).                          |
| ADC                  | Operates continuously.              | Stops.                              |
| Comparator           | Operates continuously.              | Stops (can be operated with WDTRC   |
|                      |                                     | OSC).                               |
| USART                | Operates continuously.              | Stops.                              |
| I2C                  | Operates continuously.              | Stops.                              |
| Internal RC OSC      | Oscillates.                         | Stops when the system clock (fx) is |
| (16MHz)              |                                     | fIRC                                |
| Internal Ring OSC    | Can be operated with setting value. | Can be operated programmable.       |
| (256KHz)             |                                     |                                     |
| Main OSC             | Oscillates.                         | Stops when $fx = fXIN$ .            |
| (0.4~12MHz)          |                                     |                                     |
| I/O Port             | Retains.                            | Retains.                            |
| Control Register     | Retains.                            | Retains.                            |
| Address Data Bus     | Retains.                            | Retains.                            |
| Release Method       | By RESET, All Interrupts            | By RESET, Timer Interrupt(EC),      |
|                      |                                     | External Interrupt, I2C Interrupt,  |
|                      |                                     | Comparator Interrupt, USART by      |
|                      |                                     | RX, WDT, LVI                        |



17. Reset A94B114 Datasheet

### 17 Reset

Table 30 shows hardware setting values of main peripherals.

Table 16. Hardware Setting Values in Reset State

| On Chip Hardware     | Initial Value                     |
|----------------------|-----------------------------------|
| Program Counter (PC) | 0000h                             |
| Accumulator          | 00h                               |
| Stack Pointer (SP)   | 07h                               |
| Peripheral Clock     | On                                |
| Control Register     | Refer to the Peripheral Registers |

A94B114 has five types of reset sources as shown in the followings:

- External RESETB
- Power ON RESET (POR)
- WDT Overflow Reset (In the case of WDTEN = `1`)
- Low Voltage Reset (In the case of LVREN = `0 `)

### 17.1 Reset block diagram

In this section, reset unit is described in a block diagram.



Figure 25. Reset Block Diagram



## 18 Memory programming

A94B114 has flash memory to which a program can be written, erased, and overwritten while mounted on a board. This device support the self program/ erase mode in user soft mode in SRAM-jump. Serial ISP mode is supported.

Flash of A94B114 features the followings:

- Flash Size : 8Kbytes
- Single power supply program and erase
- Command interface for fast program and erase operation
- Up to 10,000 program/erase cycles at typical voltage and temperature for flash memory
- Security feature

### 18.1 Memory map

#### 18.1.1 Flash memory map

Program memory uses 8K bytes of flash memory. It is read by byte and written by page. One page is 32-bytes



Figure 26. Flash Memory Map





Figure 27. Address Configuration of Flash Memory



## 19 Electrical characteristics

## 19.1 Absolute maximum ratings

Table 17. Absolute Maximum Ratings

| Parameter          | Symbol           | Rating      | Unit | Note                                                   |
|--------------------|------------------|-------------|------|--------------------------------------------------------|
| Supply Voltage     | VDD              | -0.3~+6.5   | V    | _                                                      |
| Normal Voltage Pin | Vı               | 0.3~VDD+0.3 | V    | Voltage on any pin with respect to VSS                 |
|                    | Vo               | 0.3~VDD+0.3 | V    |                                                        |
|                    | Іон              | -15         | mA   | Maximum current output sourced by (I <sub>OH</sub> per |
|                    |                  |             |      | I/O pin)                                               |
|                    | ∑Іон             | -80         | mA   | Maximum current (∑Iон)                                 |
|                    | loL              | 30          | mA   | Maximum current (Io∟ per I/O pin)                      |
|                    | ΣloL             | 160         | mA   | Maximum current (∑lo∟)                                 |
| Total Power        | P <sub>T</sub>   | 400         | mW   | _                                                      |
| Dissipation        |                  |             |      |                                                        |
| Storage            | T <sub>STG</sub> | -65~+150    | °C   | -                                                      |
| Temperature        |                  |             |      |                                                        |

**NOTE**: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



## 19.2 Recommended operating conditions

Table 18. Recommended Operating Conditions

 $(T_A = -40^{\circ}C \sim 85^{\circ}C)$ 

| Parameter         | Symbol | Conditions                   | MIN     | TYP | MAX | Unit |   |
|-------------------|--------|------------------------------|---------|-----|-----|------|---|
| Operating Voltage | VDD    | f <sub>X</sub> = 1, 4, 8,    | HFO     | 2.0 | _   | 5.5  | V |
|                   |        | 16MHz                        |         |     |     |      |   |
|                   |        | f <sub>X</sub> = 256KHz      | LFO     |     |     |      |   |
|                   |        | f <sub>X</sub> = 0.4 ~ 16MHz | Crystal | 2.4 | _   | 5.5  |   |
| Operating         | Topr   | VDD=2.0~5.5V (In             | -40     | _   | 85  | °C   |   |
| Temperature       |        | VDD=2.7~5.5V (C              | rystal) |     |     |      |   |

## 19.3 Low Drop-out Characteristics

Table 19. Low Drop-out Characteristics

 $(T_A=-40^{\circ}C \sim 85^{\circ}C, AVDD=2.7\sim5.5V, VSS=0V)$ 

|                    |           | 1 11                     |       | - / |       | ,,   |
|--------------------|-----------|--------------------------|-------|-----|-------|------|
| Parameter          | Symbol    | Conditions               | MIN   | TYP | MAX   | Unit |
| LDO Output Voltage | $V_{LDO}$ | T <sub>A</sub> =-40~85°C | 2.450 | 2.5 | 2.550 | V    |
|                    |           | T <sub>A</sub> =25°C     | 2.470 | 2.5 | 2.530 |      |
| Quiescent Current  | IQ        | AVDD=5.5V                | -     | 300 | 400   | uA   |
| Load Current       | IL.       | Dropout Voltage=0.2V     | _     | _   | 1     | mA   |



## 19.4 A/D converter characteristics

Table 20. A/D Converter Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.5V \sim 5.5V, VSS=0V)$ 

| Parameter                 | Symbol          | Conditions                      | MIN | TYP | MAX | Unit |
|---------------------------|-----------------|---------------------------------|-----|-----|-----|------|
| Resolution                | _               | -                               | _   | 12  | _   | bit  |
| Integral Non-             | INL             | Analog Reference NOTE           | _   | _   | ±5  | LSB  |
| Linearity                 |                 | Voltage = 2.7V ~ 5.5V (VDD ref) |     |     |     |      |
| Differential Non-         | DNL             | ADC Clock= 2MHz (VDD ref)       | _   | _   | ±3  |      |
| Linearity                 |                 |                                 |     |     |     |      |
| Offset Error of Top       | EOT             |                                 | _   | ±4  | ±8  |      |
| Offset Error of<br>Bottom | EOB             |                                 | _   | ±2  | ±4  |      |
| LDO Ref. Integral         | LDO_INL         | Voltage = 1.25V (LDO ref)       | _   | ±15 | _   | LSB  |
| Non-Linearity             |                 | ADC Clock= 500KHz (LDO ref)     |     |     |     |      |
|                           |                 | Voltage = 2.50V (LDO ref)       | _   | ±20 | _   |      |
|                           |                 | ADC Clock= 500KHz (LDO ref)     |     |     |     |      |
| LDO Ref.                  | LDO_DNL         | Voltage = 2.5V ~ 5.5V (LDO ref) | _   | _   | ±3  | us   |
| Differential Non-         |                 | ADC Clock= 500KHz (LDO ref)     |     |     |     |      |
| Linearity                 |                 |                                 |     |     |     |      |
| LDO Ref. Offset           | LDO_EOT         |                                 | _   | ±4  | ±8  |      |
| Error of Top              |                 |                                 |     |     |     |      |
| LDO Ref. Offset           | LDO_EOB         |                                 | _   | ±2  | ±3  |      |
| Error of Bottom           |                 |                                 |     |     |     |      |
| Conversion Time           | tcon            | AVREF = 3.0V ~ 5.5V             | 20  | -   | -   | us   |
|                           |                 | AVREF = 2.7V ~ 5.5V             | 30  | _   | _   |      |
|                           |                 | AVREF = 2.4V ~ 5.5V             | 60  | _   | _   |      |
| Analog Input              | V <sub>AN</sub> | _                               | VSS | _   | VDD | V    |
| Voltage                   |                 |                                 |     |     |     |      |
| Analog Reference          | VDDREF          | *NOTE                           | 2.2 | _   | VDD | V    |
| Voltage                   | LDOREF          | _                               | _   | 2.5 | _   |      |
| Analog Input              | I <sub>AN</sub> | VDDREF=5.12V                    | _   | _   | 2   | mA   |
| Leakage Current           |                 |                                 |     |     |     |      |



Table 40. A/D Converter Characteristics (continued)

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.5V \sim 5.5V, VSS=0V)$ 

| Parameter Symbol |                  | Conditions |           | MIN | TYP | MAX | Unit |
|------------------|------------------|------------|-----------|-----|-----|-----|------|
| ADC Operating    | I <sub>ADC</sub> | Enable     | VDD=5.12V | -   | 1   | 2   | mA   |
| Current          |                  | Disable    |           | -   | -   | 0.1 | uA   |

#### NOTES:

- If the Analog reference voltage is lower than 2.7V and the ADC Clock is faster than 2MHz, ADC resolution will be degraded. (Analog Reference = VDDREF) If the Analog reference voltage is lower than 2.5V and the ADC Clock is faster than 500KHz, ADC resolution will be degraded. (Analog Reference = LDOREF)
- 6. When LDO Reference is used, ADC gain can be affected by LDO output variation.

### 19.5 Low voltage reset and low voltage indicator characteristics

Table 21. LVR and LVI Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V, VSS=0V)$ 

| Parameter       | Symbol           | Conditions          | · · · · · · · · · · · · · · · · · · · | MIN  | TYP | MAX | Unit |
|-----------------|------------------|---------------------|---------------------------------------|------|-----|-----|------|
| Detection Level | V <sub>LVR</sub> | The LVR can selec   | -                                     | 1.75 | 1.9 | V   |      |
|                 | $V_{LVI}$        | LVI can select      |                                       | 2.2  | 2.4 | 2.6 |      |
|                 |                  | other levels except | 2.7                                   | 2.9  | 3.1 |     |      |
|                 |                  |                     | 3.6                                   | 3.9  | 4.2 |     |      |
|                 |                  |                     |                                       | 3.9  | 4.2 | 4.5 |      |
| Hysteresis      | △V               | _                   |                                       | _    | 50  | _   | mV   |
| LVR and LVI     | I <sub>LVR</sub> | LVR 1.75V           | VDD= 5V                               | _    | 1   | _   | uA   |
| Current         |                  | LVI except 1.75V    |                                       | _    | _   | 50  |      |

#### 19.6 Power on reset characteristics

#### Table 22. Power-on Reset Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V, VSS=0V)$ 

| Parameter               | Symbol           | Conditions | MIN  | TYP  | MAX | Unit |
|-------------------------|------------------|------------|------|------|-----|------|
| RESET Release Level     | V <sub>POR</sub> | _          | _    | 1.25 | _   | V    |
| VDD Voltage Rising Time | t <sub>R</sub>   | _          | 0.05 | _    | 5.0 | V/ms |
| POR Current             | I <sub>POR</sub> | _          | _    | 0.1  | _   | uA   |



## 19.7 High internal RC oscillator characteristics

Table 23. High Internal RC Oscillator Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V, VSS=0V)$ 

| Parameter     | Symbol           | Conditions                      |                            | MIN  | TYP  | MAX | Unit |
|---------------|------------------|---------------------------------|----------------------------|------|------|-----|------|
| Frequency     | f <sub>IRC</sub> | V <sub>DD</sub> = 2.0 – 5.5V    |                            | _    | 32   | _   | MHz  |
| Tolerance     | _                | T <sub>A</sub> = 25°C           | T <sub>A</sub> = 25°C With |      | ±1.5 | _   | %    |
|               |                  | $T_A = 0$ °C to +50°C           | 0.1uF                      | -2.5 | _    | 2.5 |      |
|               |                  | T <sub>A</sub> = -40°C to +85°C | Bypass                     | -3.0 | _    | 3.0 |      |
|               |                  |                                 | capacitor                  |      |      |     |      |
| Stabilization | T <sub>HFS</sub> | _                               |                            | _    | 1    | _   | ms   |
| Time          |                  |                                 |                            |      |      |     |      |
| Operating     | I <sub>HFO</sub> | Enable                          |                            | _    | 0.4  | _   | mA   |
| Current       |                  |                                 |                            |      |      |     |      |

### 19.8 Low internal RC oscillator characteristics

Table 24. Ring-Oscillator Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, AVDD=2.2V \sim 5.5V, VSS=0V)$ 

| Denomenton           | O. mah al                           | On ditions            |     | TVD  |      | 11-4 |
|----------------------|-------------------------------------|-----------------------|-----|------|------|------|
| Parameter            | Symbol                              | Conditions            | MIN | TYP  | MAX  | Unit |
| Frequency            | IDD <sub>(RMS)</sub>                | _                     | _   | 100  | 200  | uA   |
|                      | ISTOP(RMS)                          | _                     | _   | 12   | 100  | nA   |
| Comparator           | Vos                                 | @Trim Comparator      | _   | ±10  | _    | mV   |
| Input Offset Voltage |                                     | @Trim Comparator +    |     | ±25  | _    |      |
|                      |                                     | LDO Internal Ref      |     |      |      |      |
|                      |                                     | @Trim Comparator +    | _   | ±25  | _    |      |
|                      |                                     | AVDD Internal Ref     |     |      |      |      |
|                      |                                     | No Trim, Comparator   | _   | ±40  | _    |      |
|                      |                                     | Only                  |     |      |      |      |
| Propagation Delay    | t <sub>PD</sub> (t <sub>PHL</sub> ) |                       | _   | 0.08 | 0.15 | us   |
| Hysteresis           | t <sub>HYS</sub>                    | HYS_EN_I='High'       | _   | ±16  | ±20  | mV   |
|                      |                                     | (Except input offset) |     |      |      |      |
| Internal VREF        | twkup                               |                       | 4   | _    | _    | us   |
| Stabilization Time   |                                     |                       |     |      |      |      |



## 19.9 DC characteristics

Table 25. DC Characteristics

 $(T_A = -40^{\circ}C \sim +85^{\circ}C, VDD = 2.0V \sim 5.5V, VSS = 0V, f_{XIN} = 16MHz)$ 

| Parameter   | Symbol           | Conditions                               | MIN     | TYP | MAX    | Unit |
|-------------|------------------|------------------------------------------|---------|-----|--------|------|
| Input High  | V <sub>IH1</sub> | P0, P1, P2                               | 0.7VDD  | _   | VDD    | V    |
| Voltage     |                  |                                          |         |     |        |      |
| Input Low   | V <sub>IL1</sub> | P0, P1, P2                               | _       | _   | 0.3VDD | V    |
| Voltage     |                  |                                          |         |     |        |      |
| Output High | V <sub>OH1</sub> | VDD=3.3V, I <sub>OH</sub> =-4mA,         | VDD-1.0 | _   | _      | V    |
| Voltage     |                  | All output ports                         |         |     |        |      |
|             | V <sub>OH2</sub> | VDD=5V, I <sub>OH</sub> =-8mA,           | VDD-2.0 | _   | _      | V    |
|             |                  | All output ports                         |         |     |        |      |
| Output Low  | V <sub>OL1</sub> | VDD=3.3V, I <sub>OL</sub> = 5mA,         | _       | _   | 1.0    | V    |
| Voltage     |                  | All output ports                         |         |     |        |      |
|             | V <sub>OL2</sub> | VDD=5V, I <sub>OL</sub> = 10mA,          | _       | _   | 1.0    | V    |
|             |                  | All output ports                         |         |     |        |      |
| Input High  | Іін              | All input ports                          | _       | _   | 1      | uA   |
| Leakage     |                  |                                          |         |     |        |      |
| Current     |                  |                                          |         |     |        |      |
| Input Low   | I <sub>IL</sub>  | All input ports                          | -1      | _   | _      | uA   |
| Leakage     |                  |                                          |         |     |        |      |
| Current     |                  |                                          |         |     |        |      |
| Pull-Up     | R <sub>PU1</sub> | VI=0V, T <sub>A</sub> = 25°C             | 25      | 50  | 100    | ΚΩ   |
| Resistor    |                  | All Input ports                          |         |     |        |      |
| Supply      | I <sub>DD1</sub> | Run Mode, fx=16MHz (HFO/2)               | _       | 3   | 6      | mA   |
| Current     | (RUN)            |                                          |         |     |        |      |
|             | I <sub>DD2</sub> | IDLE Mode, fx=16MHz                      | _       | 0.8 | 1.6    | mA   |
|             | (IDLE)           |                                          |         |     |        |      |
|             | I <sub>DD3</sub> | Run Mode, f <sub>X</sub> =128KHz (LFO/2) | _       | 1   | 2.5    | mA   |
|             | (RUN_LF          |                                          |         |     |        |      |
|             | O)               |                                          |         |     |        |      |
|             | I <sub>DD4</sub> | STOP1 Mode, LFO Enable                   | _       | 5   | 20     | uA   |
|             | (STOP1)          |                                          |         |     |        |      |
|             | I <sub>DD5</sub> | STOP2 Mode, LFO Disable,                 | _       | 2.5 | 5      | uA   |
|             | (STOP2)          | LVR Disable                              |         |     |        |      |



### 19.10 AC characteristics

Table 26. AC Characteristics

 $(T_A = -40^{\circ}C \sim +85^{\circ}C, VDD = 2.0V \sim 5.5V)$ 

| Parameter                 | Symbol            | Conditions             | MIN | TYP | MAX | Unit |
|---------------------------|-------------------|------------------------|-----|-----|-----|------|
| RESETB input low          | t <sub>RSL</sub>  | Input, VDD= 5V         | _   | 500 | -   | us   |
| width                     |                   |                        |     |     |     |      |
| Interrupt input high, low | tinth,            | All interrupt, VDD= 5V | 125 | -   | _   | ns   |
| width                     | t <sub>INTL</sub> |                        |     |     |     |      |
| External Counter Input    | tECWH,            | ECn, VDD = 5V          | 125 | -   | _   |      |
| High, Low Pulse Width     | tECWL             |                        |     |     |     |      |
| External Counter          | trec, trec        | ECn, VDD = 5V          | -   | -   | 20  |      |
| Transition Time           |                   |                        |     |     |     |      |



Figure 28. AC Timing



### 19.11 USART characteristics

Table 27. USART Characteristics

 $(T_A = -40^{\circ}C \sim +85^{\circ}C, VDD = 2.0V \sim 5.5V, f_{XIN} = 16MHz)$ 

| Parameter                                | Symbol          | MIN      | TYP                   | MAX  | Unit |
|------------------------------------------|-----------------|----------|-----------------------|------|------|
| Serial port clock cycle time             | tsck            | 1800     | t <sub>CPU</sub> x 16 | 2200 | ns   |
| Output data setup to clock rising edge   | <b>t</b> s1     | 8100     | tcpu x 13             | _    | ns   |
| Clock rising edge to input data valid    | ts2             | _        | _                     | 590  | ns   |
| Output data hold after clock rising edge | t <sub>H1</sub> | tcpu- 50 | <b>t</b> CPU          | _    | ns   |
| Input data hold after clock rising edge  | t <sub>H2</sub> | 0        | _                     | _    | ns   |
| Serial port clock High, Low level width  | thigh, thow     | 720      | tcpu x 8              | 1280 | ns   |



Figure 29. Waveform for USART Timing Characteristics



Figure 30. Timing Waveform for the USART Module



### 19.12 SPI characteristics

Table 28. SPI Characteristics

 $(T_A=-40^{\circ}C-+85^{\circ}C, VDD=2.0V-5.5V)$ 

| Parameter                 | Symbol | Conditions            | MIN | TYP | MAX | Unit |
|---------------------------|--------|-----------------------|-----|-----|-----|------|
| Output Clock Pulse Period | tsck   | Internal SCK source   | 200 | _   | _   | ns   |
| Input Clock Pulse Period  |        | External SCK source   | 200 | _   | _   |      |
| Output Clock High, Low    | tsckh, | Internal SCK source   | 70  | _   | _   |      |
| Pulse Width               | tsckl  |                       |     |     |     |      |
| Input Clock High, Low     |        | External SCK source   | 70  | -   | _   |      |
| Pulse Width               |        |                       |     |     |     |      |
| First Output Clock Delay  | tFOD   | Internal/External SCK | 100 | _   | _   |      |
| Time                      |        | source                |     |     |     |      |
| Output Clock Delay Time   | tDS    | _                     | _   | _   | 50  |      |
| Input Setup Time          | tDIS   | _                     | 100 | _   | _   |      |
| Input Hold Time           | tDIH   | _                     | 150 | _   | _   |      |



Figure 31. SPI Timing



### 19.13 UART characteristics

Table 29. UART Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V, f_{XIN}=16MHz)$ 

| Parameter                           | Symbol                               | MIN      | TYP                   | MAX  | Unit |
|-------------------------------------|--------------------------------------|----------|-----------------------|------|------|
| Serial port clock cycle time        | tsck                                 | 1800     | t <sub>CPU</sub> x 16 | 2200 | ns   |
| Output data setup to clock rising   | <b>t</b> S1                          | 810      | t <sub>CPU</sub> x 13 | _    | ns   |
| edge                                |                                      |          |                       |      |      |
| Clock rising edge to input data     | t <sub>S2</sub>                      | _        | _                     | 590  | ns   |
| valid                               |                                      |          |                       |      |      |
| Output data hold after clock rising | <b>t</b> H1                          | tcpu- 50 | <b>t</b> CPU          | _    | ns   |
| edge                                |                                      |          |                       |      |      |
| Input data hold after clock rising  | t <sub>H2</sub>                      | 0        | _                     | _    | ns   |
| edge                                |                                      |          |                       |      |      |
| Serial port clock High, Low level   | t <sub>HIGH</sub> , t <sub>LOW</sub> | 720      | t <sub>CPU</sub> x 8  | 1280 | ns   |
| width                               |                                      |          |                       |      |      |



Figure 32. Waveform for UART Timing Characteristics



Figure 33. Timing Waveform for the UART Module



### 19.14 I2C characteristics

Table 30. I2C0/1 Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V)$ 

| Parameter                  | Symbol | Standard I | Mode | High-Spee | d Mode | Unit |
|----------------------------|--------|------------|------|-----------|--------|------|
|                            |        | MIN        | MAX  | MIN       | MAX    |      |
| Clock frequency            | tscl   | 0          | 100  | 0         | 400    | KHz  |
| Clock High Pulse Width     | tsclh  | 4.0        | _    | 0.6       | _      | us   |
| Clock Low Pulse Width      | tscll  | 4.7        | _    | 1.3       | _      |      |
| Bus Free Time              | tBF    | 4.7        | _    | 1.3       | _      |      |
| Start Condition Setup Time | tstsu  | 4.7        | _    | 0.6       | _      |      |
| Start Condition Hold Time  | tsthd  | 4.0        | _    | 0.6       | _      |      |
| Stop Condition Setup Time  | tspsu  | 4.0        | _    | 0.6       | _      |      |
| Stop Condition Hold Time   | tsphd  | 4.0        | _    | 0.6       | _      |      |
| Output Valid from Clock    | tvD    | 0          | _    | 0         | _      |      |
| Data Input Hold Time       | tDIH   | 0          | _    | 0         | 1.0    |      |
| Data Input Setup Time      | tDIS   | 250        | _    | 100       | _      | ns   |



Figure 34. I2C Timing



### 19.15 Data retention voltage in stop mode

Table 31. Data Retention Voltage in Stop Mode

| $(T_{\Delta}=-40^{\circ}C)$ | - ⊥85°℃  | VDD=30V   | - 5 5\/\ |
|-----------------------------|----------|-----------|----------|
| (   A=-4() ( , ·            | ~ +00 (. | VIII=/ UV | ~ ? ? !  |

| Parameter             | Symbol            | Conditions                           | MIN | TYP | MAX | Unit     |
|-----------------------|-------------------|--------------------------------------|-----|-----|-----|----------|
| Data retention supply | $V_{\text{DDDR}}$ | -                                    | 1.8 | _   | 5.5 | <b>V</b> |
| voltage               |                   |                                      |     |     |     |          |
| Data retention supply | I <sub>DDDR</sub> | VDDR= 1.8V, (T <sub>A</sub> = 25°C), | _   | _   | 1   | uA       |
| current               |                   | Stop mode                            |     |     |     |          |



Figure 35. Stop Mode Release Timing when Initiated by an Interrupt



Figure 36. Stop Mode Release Timing when Initiated by RESETB



### 19.16 Internal flash ROM characteristics

Table 32. Internal Flash ROM Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V, VSS=0V)$ 

| Parameter                   | Symbol           | Condition | MIN  | TYP | MAX    | Unit   |
|-----------------------------|------------------|-----------|------|-----|--------|--------|
| Sector Write Time           | t <sub>FSW</sub> | _         | _    | 2.5 | 2.7    | ms     |
| Sector Erase Time           | t <sub>FSE</sub> | _         | _    | 2.5 | 2.7    |        |
| Code Write Protection Time  | <b>t</b> FHL     | _         | _    | 2.5 | 2.7    |        |
| Page Buffer Reset Time      | <b>t</b> FBR     | _         | _    | _   | 5      | us     |
| Flash Programming Frequency | f <sub>PGM</sub> | _         | 1.25 | _   | _      | KHz    |
| Endurance of Write/Erase    | NFwe             | _         | _    | _   | 10,000 | Cycles |

#### 19.16.1 Configure Option Control

Table 33. Internal Flash ROM Characteristics (Sectors 248 to 255)

(T<sub>A</sub>=25°C, VDD=2.0V ~ 5.5V, VSS= 0V)

| (TA=23 C, VDD=2.0V ~ 3.5V, VSS= |                  |           |      |     |        |        |  |
|---------------------------------|------------------|-----------|------|-----|--------|--------|--|
| Parameter                       | Symbol           | Condition | MIN  | TYP | MAX    | Unit   |  |
| Sector Write Time               | t <sub>FSW</sub> | _         | _    | 2.5 | 2.7    | ms     |  |
| Sector Erase Time               | t <sub>FSE</sub> | _         | _    | 2.5 | 2.7    |        |  |
| Code Write Protection Time      | t <sub>FHL</sub> | _         | _    | 2.5 | 2.7    |        |  |
| Page Buffer Reset Time          | t <sub>FBR</sub> | _         | _    | _   | 5      | us     |  |
| Flash Programming Frequency     | f <sub>PGM</sub> | _         | 1.25 | _   | _      | KHz    |  |
| Endurance of Write/Erase        | NFwe             | _         | _    | _   | 50,000 | Cycles |  |

**NOTE**: During a flash operation, SCLK[1:0] of SCCR must be set to "00" or "01" (HFO or Main Crystal for system clock).

## 19.17 Input/output capacitance

Table 34. Input / Output Capacitance

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=0V)$ 

| Parameter          | Symbol | Condition        | MIN | TYP | MAX | Unit |
|--------------------|--------|------------------|-----|-----|-----|------|
| Input Capacitance  | Cin    | fx= 1MHz         | _   | _   | 10  | pF   |
| Output Capacitance | Соит   | Unmeasured pins  |     |     |     |      |
| I/O Capacitance    | Сю     | are connected to |     |     |     |      |
|                    |        | VSS              |     |     |     |      |

**NOTE**: Guaranteed by design, not tested in production.



### 19.18 Main clock oscillator characteristics

Table 35. Main Clock Oscillator Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V)$ 

|                |                     |             |     | /   |      |      |
|----------------|---------------------|-------------|-----|-----|------|------|
| Oscillator     | Parameter           | Condition   | MIN | TYP | MAX  | Unit |
| Crystal        | Main oscillation    | 2.0V - 5.5V | 0.4 | _   | 4.2  | MHz  |
|                | frequency           | 2.7V - 5.5V | 0.4 | _   | 16.0 |      |
| Ceramic        | Main oscillation    | 2.0V - 5.5V | 0.4 | _   | 4.2  | MHz  |
| Oscillator     | frequency           | 2.7V - 5.5V | 0.4 | _   | 16.0 |      |
| External Clock | XIN input frequency | 2.0V - 5.5V | 0.4 | _   | 4.2  | MHz  |
|                |                     | 2.7V - 5.5V | 0.4 | _   | 16.0 |      |



Figure 37. Main Clock Oscillator Characteristics



Figure 38. External Clock



### 19.19 Main oscillation stabilization characteristics

Table 36. Main Oscillation Stabilization Characteristics

 $(T_A=-40^{\circ}C \sim +85^{\circ}C, VDD=2.0V \sim 5.5V)$ 

| Oscillator     | Parameter                          | MIN | TYP | MAX  | Unit |
|----------------|------------------------------------|-----|-----|------|------|
| Crystal        | fx > 1MHz                          | _   | _   | 60   | ms   |
|                | Oscillation stabilization occurs   |     |     |      |      |
| Ceramic        | when VDD is equal to the minimum   | _   | _   | 10   | ms   |
|                | oscillator voltage range.          |     |     |      |      |
| External Clock | f <sub>XIN</sub> = 0.4 to 16MHz    | 42  | _   | 1250 | ns   |
|                | XIN input high and low width (txH, |     |     |      |      |
|                | txL)                               |     |     |      |      |



Figure 39. Clock Timing Measurement at XIN



## 19.20 Operating voltage range



Figure 40. Operating Voltage Range

### 19.21 Recommended circuit and layout



Figure 41. Recommended Voltage Range



### 19.22 Typical characteristics

These graphs and tables provided in this section are only for design guidance and are not tested or guaranteed. In graphs or tables some data are out of specified operating range (e.g. out of specified VDD range). This is only for information and devices are guaranteed to operate properly only within the specified range. The data presented in this section is a statistical summary of data collected on units from different lots over a period of time. "Typical" represents the mean of the distribution while "max" or "min" represents (mean +  $3\sigma$ ) and (mean -  $3\sigma$ ) respectively where  $\sigma$  is standard deviation.



Figure 42. RUN (IDD1) Current



Figure 43. IDLE (IDD2) Current





Figure 44. STOP (IDD5) Current



## 20 Development tools

This chapter introduces wide range of development tools for A94B114. ABOV offers software tools, debuggers, and programmers to help a user in generating right results to match target applications. ABOV supports entire development ecosystem of the customers.

### 20.1 Compiler

ABOV semiconductor does not provide any compiler for A94B114. It is recommended to consult a compiler provider. But the CPU core of A94B114 is CM8051-S core, you can use all kinds of third party's standard 8051 compiler like Keil C Compiler, Open Source SDCC (Small Device C Compiler). These compilers' output debug information can be integrated with our OCD2 emulator and debugger. Refer to OCD2 manual for more details.

### 20.2 OCD (On-chip debugger) emulator and debugger

The OCD emulator supports ABOV's 8051 series MCU emulation. The OCD uses two wires interfacing between PC and MCU, which is attached to user's system. The OCD can read or change the value of MCU's internal memory and I/O peripherals. In addition, the OCD controls MCU's internal debugging logic. This means OCD controls emulation, step run, monitoring and many more functions regarding debugging.

The OCD debugger program runs underneath MS operating system such as MS-Windows NT/ 2000/ XP/ Vista (32-bit). If a user wants to see more details, it is recommend to refer to OCD debugger manual by visiting ABOV's website (<a href="http://www.abovsemiii.com">http://www.abovsemiii.com</a>) and downloading debugger S/W and corresponding manuals.

- Connection:
  - DSCL (A94B114 P01 port)
  - DSDA (A94B114 P00 port)



Figure 45 shows pinouts of OCD connector.



Figure 45. Debugger (OCD1/OCD2) and Pinouts

## 20.3 Programmers

### 20.3.1 E-PGM+

E-PGM+ USB is a single programmer. A user can program A94B114 directly using the E-PGM+.



Figure 46. E-PGM+ (Single Writer) and Pinouts



### 20.3.2 PGMPlusLC2

PGMPlusLC2 is for ISP(In System Programming). It is used to write into the MCU Which is already mounted on target board using 10pin cable.

#### Features:

- PGMplusLC2 is low cost writing Tool.
- USB interface is supported.
- Not need USB driver installation.
- Connect the external power adaptor(5V@2A).
- Supported high voltage Max 18V.
- PGMplusLC2 is based on PC environment.
- PGMplusLC2 is faster than PGMplusLC.
- Transmission speed is 64KB/s



Figure 47. PGMplusLC Writer



### 20.3.3 Gang programmer

E-Gang4 and E-Gang6 allows a user to program on multiple devices at a time. They run not only in PC controlled mode but also in standalone mode without PC control. USB interface is available and it is easy to connect to the handler.



Figure 48. Gang Programmer



### 20.4 Circuit Design Guide

When programming flash memory, the programming tool needs 4 signal lines, DSCL, DSDA, VDD, and VSS. If a user designs a PCB circuit, the user should consider the usage of these 4 signal lines for the on-board programming.

Please be careful to design the related circuit of these signal pins because rising/falling timing of DSCL and DSDA is very important for proper programming.



### NOTES:

- 7. In on-board programming mode, very high-speed signal will be provided to pin DSCL and DSDA. And it will cause some damages to the application circuits connected to DSCL or DSDA port if the application circuit is designed as high speed response such as relay control circuit. If possible, the I/O configuration of DSDA, DSCL pins had better be set to input mode.
- 8. The value of R1 and R2 is recommended value. It varies with circuit of system.
- 9. When using LFO (Low Frequency Oscillator), it is recommended that the resistance value of R2 is 100 ohms. Because the internal De-bounce circuit does not operate normally at low clocks, this prevents Glitch from corrupting OCD communication.

Figure 49. PCB Design Guide for On-Board Programming



### 20.5 On-chip debug system

A94B114 can use On-chip debug (OCD). On-chip debug system (OCD) of A94B114 can be used for programming the non-volatile memories and on-chip debugging. Detail descriptions for programming via the OCD interface can be found in the following chapter.

Table 37. OCD Features

| Two wire external interface   | 1 for serial clock input                      |  |
|-------------------------------|-----------------------------------------------|--|
|                               | 1 for bi-directional serial data bus          |  |
| Debugger accesses             | All internal peripherals                      |  |
|                               | Internal data RAM                             |  |
|                               | Program Counter                               |  |
|                               | Flash memory and data EEPROM memory           |  |
| Extensive On-Chip Debugging   | Break instruction                             |  |
| supports for Break Conditions | Single step break                             |  |
|                               | Program memory break points on single address |  |
|                               | Programming of Flash, EEPROM, Fuses, and Lock |  |
|                               | bits through the two-wire interface           |  |
|                               | On-Chip Debugging supported by Dr. Choice®    |  |
| Operating frequency           | The maximum frequency of a target MCU.        |  |

Figure 50 shows a block diagram of the OCD interface and the On-chip Debug system.



Figure 50. On-Chip Debugging System in Block Diagram



### 20.5.1 Two-pin external interface

### Basic transmission packet

- 10-bit packet transmission using two-pin interface.
- 1-packet consists of 8-bit data, 1-bit parity and 1-bit acknowledge.
- Parity is even of '1' for 8-bit data in transmitter.
- Receiver generates acknowledge bit as '0' when transmission for 8-bit data and its parity has no error.
- When transmitter has no acknowledge (Acknowledge bit is '1' at tenth clock), error process is executed in transmitter.
- When acknowledge error is generated, host PC makes stop condition and transmits command which has error again.
- Background debugger command is composed of a bundle of packet.
- Start condition and stop condition notify the start and the stop of background debugger command respectively.



Figure 51. 10-bit Transmission Packet



### Packet transmission timing



Figure 52. Data Transfer on Twin Bus



Figure 53. Bit Transfer on Serial Bus



Figure 54. Start and Stop Condition





Figure 55. Acknowledge on Serial Bus



Figure 56. Clock Synchronization during Wait Procedure



### Connection of transmission

Two-pin interface connection uses open-drain (wire-AND bidirectional I/O).



Figure 57. Connection of Transmission



## 21 Package information

This chapter provides A94B114 package information.

## 21.1 20 TSSOP package information



Figure 58. 20 TSSOP Package Outline



Table 38. 20 TSSOP Package Mechanical Data

| Symbol | Min.     | Nom. | Max. |
|--------|----------|------|------|
| Α      | _        | _    | 1.20 |
| A1     | 0.05     | _    | 0.15 |
| A2     | 0.80     | 1.00 | 1.05 |
| b      | 0.19     | _    | 0.30 |
| b1     | 0.19     | 0.22 | 0.25 |
| С      | 0.09     | _    | 0.20 |
| c1     | 0.09     | _    | 0.16 |
| D      | 6.40     | 6.50 | 6.60 |
| Е      | 6.20     | 6.40 | 6.60 |
| E1     | 4.30     | 4.40 | 4.50 |
| е      | 0.65 BSC |      |      |
| L      | 0.45     | 0.60 | 0.75 |
| L1     | 1.00 REF |      |      |
| θ      | 0°       | _    | 8°   |

#### NOTES:

- 10. All dimensions refer to JEDEC standard MO-153-AC.
- 11. Dimension 'D' does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side.
- 12. Dimension 'E1' does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 mm per side.
- 13. Dimension 'b' does not include dambar protrusion. Allowable dambar protrusion shall be 0.10 mm total in excess of the 'b' dimension maximum material condition.
- 14. 'A1' is defined as the vertical distance from the seating plane to the lowest point on the package body.
- 15. Units of measure = millimeter



## 21.2 20 SOP package information



Figure 59. 20 SOP Package Outline



Table 39. 20 SOP Package Mechanical Data

| Symbol | Min.     | Nom. | Max.  |
|--------|----------|------|-------|
| Α      | _        | _    | 2.65  |
| A1     | 0.10     | _    | 0.30  |
| A2     | 2.05     | _    | _     |
| b      | 0.31     | _    | 0.51  |
| b1     | 0.27     | _    | 0.48  |
| С      | 0.10     | _    | 0.33  |
| c1     | 0.10     | _    | 0.30  |
| D      | 12.60    | _    | 13.00 |
| Е      | 10.00    | _    | 10.60 |
| E1     | 7.30     | _    | 7.70  |
| е      | 1.27 BSC |      |       |
| L      | 0.40     | _    | 1.27  |
| θ      | 0°       | _    | 8°    |

#### NOTES:

- 16. All dimensions refer to JEDEC standard MS-013-AC.
- 17. Dimension 'D' does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side.
- 18. Dimension 'E1' does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 mm per side.
- 19. Dimension 'b' does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm total in excess of the 'b' dimension at maximum material condition.
- 20. 'A1' is defined as the vertical distance from the seating plane to the lowest point on the package body.
- 21. Units of measure = millimeter



## 21.3 16 SOPN package information



Figure 60. 16 SOPN Package Outline



Table 40. 16 SOPN Package Mechanical Data

| Symbol | Min.     | Nom. | Max.  |
|--------|----------|------|-------|
| Α      | _        | _    | 1.75  |
| A1     | 0.10     | _    | 0.25  |
| A2     | 1.25     | _    | _     |
| b      | 0.31     | _    | 0.51  |
| B1     | 0.28     | _    | 0.48  |
| С      | 0.10     | _    | 0.26  |
| c1     | 0.10     | _    | 0.23  |
| D      | 9.70     | 9.90 | 10.20 |
| Е      | 5.80     | 6.00 | 6.20  |
| E1     | 3.70     | 3.90 | 4.20  |
| е      | 1.27 BSC |      |       |
| L      | 0.40     | _    | 1.27  |
| L1     | 1.04 BSC |      |       |
| L2     | 0.25 BSC |      |       |
| h      | 0.25     | _    | 0.50  |
| θ      | 0°       | _    | 8°    |

### NOTES:

- 22. All dimensions refer to JEDEC standard MS-012-AC.
- 23. Dimension 'D' does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 mm per side. Dimension 'E1' does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.25 mm per side.
- 24. Dimension 'b' does not include dambar protrusion. Allowable dambar protrusion shall be 0.08 mm total in excess of the 'b' dimension at maximum material condition.
- 25. Units of measure = millimeter



A94B114 User's manual Appendix

## 22 Ordering information

Table 41. A94B114 Device Ordering Information

| Device    | FLASH   | XRAM     | IRAM     | ADC      | I/O PORT | Package  |
|-----------|---------|----------|----------|----------|----------|----------|
| name      |         |          |          |          |          |          |
| A94B114FR | 8Kbytes | 256bytes | 256bytes | 10inputs | 18       | 20 TSSOP |
| A94B114FD |         |          |          | 10inputs | 18       | 20 SOP   |
| A94B114AE |         |          |          | 8inputs  | 14       | 16 SOPN  |



Figure 61. A94B114 Device Numbering Nomenclature



Appendix A94B114 Datasheet

## **Appendix**

## Instruction table

Instructions are either1, 2 or 3bytes long as listed in the 'Bytes' column below. Each instruction takes either 1, 2, 3, 4 or 5 machine cycles to execute as listed in the following table. 1 machine cycle comprises 1 system clock cycles.

Table 42. Instruction Table

| ARITHMETIC   |                                                 |        |        |               |
|--------------|-------------------------------------------------|--------|--------|---------------|
| Mnemonic     | Description                                     | Bytes  | Cycles | Hex code      |
| ADD A,Rn     | Add register to A                               | 1      | 2      | 28-2F         |
| ADD A,dir    | Add direct byte to A                            | 2      | 3      | 25            |
| ADD A,@Ri    | Add indirect memory to A                        | 1      | 3      | 26-27         |
| ADD A,#data  | Add immediate to A                              | 2      | 2      | 24            |
| ADDC A,Rn    | Add register to A with carry                    | 1      | 2      | 38-3F         |
| ADDC A,dir   | Add direct byte to A with carry                 | 2      | 3      | 35            |
| ADDC A,@Ri   | Add indirect memory to A with carry             | 1      | 3      | 36-37         |
| ADDC A,#data | Add immediate to A with carry                   | 2      | 2      | 34            |
| SUBB A,Rn    | Subtract register from A with borrow            | 1      | 2      | 98-9F         |
| SUBB A,dir   | Subtract direct byte from A with borrow         | 2      | 3      | 95            |
| SUBB A,@Ri   | Subtract indirect memory from A with borrow 1 3 |        | 3      | 96-97         |
| SUBB A,#data | Subtract immediate from A with borrow 2 2       |        | 2      | 94            |
| INC A        | Increment A 1                                   |        | 1      | 04            |
| INC Rn       | Increment register 1 2                          |        | 08-0F  |               |
| INC dir      | Increment direct byte                           | 2      | 3 05   |               |
| INC @Ri      | Increment indirect memory                       | 1      | 3      | 06-07         |
| DEC A        | Decrement A                                     | 1      | 1      | 14            |
| DEC Rn       | Decrement register                              | 1      | 2      | 18-1F         |
| DEC dir      | Decrement direct byte                           | 2      | 3      | 15            |
| DEC @Ri      | Decrement indirect memory                       | 1      | 3      | 16-17         |
| INC DPTR     | Increment data pointer                          | 1      | 1      | A3            |
| MUL AB       | Multiply A by B                                 | 1      | 8      | A4            |
| DIV AB       | Divide A by B                                   | 1 8 84 |        | 84            |
| DA A NOTE1   | Decimal Adjust A 1 1 D4                         |        |        | <del>D4</del> |



A94B114 Datasheet Appendix

Table 62. Instruction Table (continued)

| LOGICAL       |                                       |                          |         |          |
|---------------|---------------------------------------|--------------------------|---------|----------|
| Mnemonic      | Description                           | Bytes                    | Cycles  | Hex code |
| ANL A,Rn      | AND register to A                     | 1                        | 2       | 58-5F    |
| ANL A,dir     | AND direct byte to A                  | 2                        | 3       | 55       |
| ANL A,@Ri     | AND indirect memory to A              | 1                        | 3       | 56-57    |
| ANL A,#data   | AND immediate to A                    | 2                        | 2       | 54       |
| ANL dir,A     | AND A to direct byte                  | 2                        | 3       | 52       |
| ANL dir,#data | AND immediate to direct byte          | 3                        | 3       | 53       |
| ORL A,Rn      | OR register to A                      | 1                        | 2       | 48-4F    |
| ORL A,dir     | OR direct byte to A                   | 2                        | 3       | 45       |
| ORL A,@Ri     | OR indirect memory to A               | 1                        | 3       | 46-47    |
| ORL A,#data   | OR immediate to A                     | PR immediate to A 2 2 44 |         | 44       |
| ORL dir,A     | OR A to direct byte                   | 2                        | 3       | 42       |
| ORL dir,#data | OR immediate to direct byte 3 3       |                          | 3       | 43       |
| XRL A,Rn      | Exclusive-OR register to A 1 2        |                          | 2       | 68-6F    |
| XRL A,dir     | Exclusive-OR direct byte to A 2 3 65  |                          | 65      |          |
| XRL A, @Ri    | Exclusive-OR indirect memory to A     | 1                        | 3 66-67 |          |
| XRL A,#data   | Exclusive-OR immediate to A           | 2                        | 2       | 64       |
| XRL dir,A     | Exclusive-OR A to direct byte         | 2                        | 3       | 62       |
| XRL dir,#data | Exclusive-OR immediate to direct byte | 3                        | 3       | 63       |
| CLR A         | Clear A                               | 1                        | 1       | E4       |
| CPL A         | Complement A                          | 1                        | 1       | F4       |
| SWAP A        | Swap Nibbles of A                     | 1                        | 1       | C4       |
| RL A          | Rotate A left                         | 1                        | 1       | 23       |
| RLC A         | Rotate A left through carry           | 1                        | 1       | 33       |
| RR A          | Rotate A right                        | 1                        | 1       | 03       |
| RRC A         | Rotate A right through carry          | 1                        | 1       | 13       |



Appendix A94B114 Datasheet

Table 62. Instruction Table (continued)

| DATA TRANSFER  | ·                                      | <u> </u> |        |          |
|----------------|----------------------------------------|----------|--------|----------|
| Mnemonic       | Description                            | Bytes    | Cycles | Hex code |
| MOV A,Rn       | Move register to A                     | 1        | 2      | E8-EF    |
| MOV A,dir      | Move direct byte to A                  | 2        | 3      | E5       |
| MOV A,@Ri      | Move indirect memory to A              | 1        | 3      | E6-E7    |
| MOV A,#data    | Move immediate to A                    | 2        | 2      | 74       |
| MOV Rn,A       | Move A to register                     | 1        | 2      | F8-FF    |
| MOV Rn,dir     | Move direct byte to register           | 2        | 3      | A8-AF    |
| MOV Rn,#data   | Move immediate to register             | 2        | 2      | 78-7F    |
| MOV dir,A      | Move A to direct byte                  | 2        | 2      | F5       |
| MOV dir,Rn     | Move register to direct byte           | 2        | 2      | 88-8F    |
| MOV dir,dir    | Move direct byte to direct byte        | 3        | 3      | 85       |
| MOV dir,@Ri    | Move indirect memory to direct byte    | 2        | 3      | 86-87    |
| MOV dir,#data  | Move immediate to direct byte          | 3        | 3      | 75       |
| MOV @Ri,A      | Move A to indirect memory              | 1        | 2      | F6-F7    |
| MOV @Ri,dir    | Move direct byte to indirect memory    | 2        | 3      | A6-A7    |
| MOV @Ri,#data  | Move immediate to indirect memory      | 2        | 3      | 76-77    |
| MOV DPTR,#data | Move immediate to data pointer         | 3        | 3      | 90       |
| MOVC           | Move code byte relative DPTR to A      | 1        | 2      | 93       |
| A,@A+DPTR      |                                        |          |        |          |
| MOVC A,@A+PC   | Move code byte relative PC to A        | 1        | 2      | 83       |
| MOVX A,@Ri     | Move external data (A8) to A           | 1        | 2      | E2-E3    |
| MOVX A,@DPTR   | Move external data (A16) to A          | 1        | 2      | E0       |
| MOVX @Ri,A     | Move A to external data (A8)           | 1        | 1      | F2-F3    |
| MOVX @DPTR,A   | Move A to external data (A16)          | 1        | 1      | F0       |
| PUSH dir       | Push direct byte onto stack (except    | 2        | 3      | C0       |
|                | PUSH SP)NOTE1                          |          |        |          |
| POP dir        | Pop direct byte from stack (except POP | 2        | 3      | D0       |
|                | SP)NOTE1                               |          |        |          |
| XCH A,Rn       | Exchange A and register                | 1        | 2      | C8-CF    |
| XCH A,dir      | Exchange A and direct byte             | 2        | 4      | C5       |
| XCH A,@Ri      | Exchange A and indirect memory         | 1        | 3      | C6-C7    |
| XCHD A,@Ri     | Exchange A and indirect memory nibble  | 1        | 3      | D6-D7    |



A94B114 Datasheet Appendix

Table 62. Instruction Table (continued)

| BOOLEAN       |                                  |       |        |          |
|---------------|----------------------------------|-------|--------|----------|
| Mnemonic      | Description                      | Bytes | Cycles | Hex code |
| CLR C         | Clear carry 1 1                  |       | 1      | C3       |
| CLR bit       | Clear direct bit                 | 2     | 3      | C2       |
| SETB C        | Set carry                        | 1     | 1      | D3       |
| SETB bit      | Set direct bit                   | 2     | 3      | D2       |
| CPL C         | Complement carry                 | 1     | 1      | В3       |
| CPL bit       | Complement direct bit            | 2     | 3      | B2       |
| ANL C,bit     | AND direct bit to carry          | 2     | 3      | 82       |
| ANL C,/bit    | AND direct bit inverse to carry  | 2     | 3      | В0       |
| ORL C,bit     | OR direct bit to carry           | 2     | 3      | 72       |
| ORL C,/bit    | OR direct bit inverse to carry   | 2     | 3      | A0       |
| MOV C,bit     | Move direct bit to carry         | 2     | 3      | A2       |
| MOV bit,C     | Move carry to direct bit 2       |       | 3      | 92       |
| ACALL addr 11 | Absolute jump to subroutine      | 2     | 4      | 11→F1    |
| LCALL addr 16 | Long jump to subroutine          | 3     | 2      | 12       |
| RET           | Return from subroutine           | 1     | 4      | 22       |
| RETI          | Return from interrupt 1 4        |       | 4      | 32       |
| AJMP addr 11  | Absolute jump unconditional      | 2     | 3      | 01→E1    |
| LJMP addr 16  | Long jump unconditional          | 3     | 4      | 02       |
| SJMP rel      | Short jump (relative address)    | 2     | 3      | 80       |
| JC rel        | Jump on carry = 1                | 2     | 3      | 40       |
| JNC rel       | Jump on carry = 0                | 2     | 3      | 50       |
| JB bit,rel    | Jump on direct bit = 1           | 3     | 5      | 20       |
| JNB bit,rel   | Jump on direct bit = 0           | 3     | 5      | 30       |
| JBC bit,rel   | Jump on direct bit = 1 and clear | 3     | 5      | 10       |
| JMP @A+DPTR   | Jump indirect relative DPTR      | 1     | 2      | 73       |
| JZ rel        | Jump on accumulator = 0          | 2     | 3      | 60       |
| JNZ rel       | Jump on accumulator ≠0           | 2     | 3      | 70       |



Appendix A94B114 Datasheet

Table 62. Instruction Table (continued)

| BOOLEAN         |                                          |       |        |          |
|-----------------|------------------------------------------|-------|--------|----------|
| Mnemonic        | Description                              | Bytes | Cycles | Hex code |
| CJNE A,dir,rel  | Compare A, direct jne relative           | 3     | 5      | B5       |
| CJNE A,#d,rel   | Compare A, immediate jne relative        | 3     | 4      | B4       |
| CJNE Rn,#d,rel  | Compare register, immediate jne relative | 3     | 4      | B8-BF    |
| CJNE @Ri,#d,rel | Compare indirect, immediate jne relative | 3     | 5      | B6-B7    |
| DJNZ Rn,rel     | Decrement register, jnz relative         | 2     | 4      | D8-DF    |
| DJNZ dir,rel    | Decrement direct byte, jnz relative      | 3     | 5      | D5       |
| NOP             | No operation                             | 1     | 1      | 00       |

NOTE: PUSH SP, POP SP, and DA instruction behave differently from 8051 operations. The use of this instruction only occurs when using the assembly language, and its use is very limited. Refer to "ERRATA\_ABOV\_94 CPU (CM8051) Incompatible Instruction" for more details.

In the above table, entries such as E8-EF indicate continuous blocks of hex opcodes used for 8 different registers. Register numbers of which are defined by the lowest three bits of the corresponding code. Non-continuous blocks of codes, shown as '11 $\rightarrow$ F1' (for example), are used for absolute jumps and calls, with the top 3 bits of the code being used to store the top three bits of the destination address.

CJNE instructions use abbreviation of #d for immediate data; other instructions use #data as an abbreviation.



A94B114 Datasheet Revision history

# Revision history

| Date       | Revision | Description                                        |
|------------|----------|----------------------------------------------------|
| 2019.12.17 | 1.00     | 1st creation                                       |
| 2020.02.04 | 1.01     | Added the disclaimer and modified the distributor. |



#### Korea

Regional Office, Seoul R&D, Marketing & Sales 8th Fl., 330, Yeongdong-daero, Gangnam-gu, Seoul, 06177, Korea

Tel: +82-2-2193-2200 Fax: +82-2-508-6903 http://www.abovsemi.com/

Domestic Sales Manager Tel: +82-2-2193-2206 Fax: +82-2-508-6903 Email: sales\_kr@abov.co.kr HQ, Ochang R&D, QA, and Test Center 93, Gangni 1-gil, Ochang-eup, Cheongwon-gun, Chungcheongbuk-do, 28126, Korea

Tel: +82-43-219-5200 Fax: +82-43-217-3534 http://www.abovsemi.com/

Global Sales Manager Tel: +82-2-2193-2281 Fax: +82-2-508-6903 Email: sales\_gl@abov.co.kr China Sales Manager
Tel: +86-755-8287-2205
Fax: +86-755-8287-2204
Email: sales\_cn@abov.co.kr

#### **ABOV Disclaimer**

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

ABOV Semiconductor ("ABOV") reserves the right to make changes, corrections, enhancements, modifications, and improvements to ABOV products and/or to this document at any time without notice. ABOV does not give warranties as to the accuracy or completeness of the information included herein. Purchasers should obtain the latest relevant information of ABOV products before placing orders. Purchasers are entirely responsible for the choice, selection, and use of ABOV products and ABOV assumes no liability for application assistance or the design of purchasers' products. No license, express or implied, to any intellectual property rights is granted by ABOV herein. ABOV disclaims all express and implied warranties and shall not be responsible or liable for any injuries or damages related to use of ABOV products in such unauthorized applications. ABOV and the ABOV logo are trademarks of ABOV. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces the information previously supplied in any former versions of this document.

© 2020 ABOV Semiconductor – All rights reserved.

